參數(shù)資料
型號(hào): AD9707BCPZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 27/44頁(yè)
文件大?。?/td> 0K
描述: IC DAC TX 14BIT 175MSPS 32-LFCSP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
系列: TxDAC®
設(shè)置時(shí)間: 11ns
位數(shù): 14
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 模擬和數(shù)字
功率耗散(最大): 50mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 托盤
輸出數(shù)目和類型: 2 電流,單極
采樣率(每秒): 175M
產(chǎn)品目錄頁(yè)面: 785 (CN2011-ZH PDF)
Data Sheet
AD9704/AD9705/AD9706/AD9707
Rev. B | Page 33 of 44
SPI REGISTER DESCRIPTIONS
Table 16. SPI CTL—Register 0x00
Mnemonic
Bit No.
Direction (I/O)
Default
Description
SDIODIR
7
I
1
0 = SDIO pin configured for input only during data transfer (4-wire interface).
1 = SDIO pin configured for input or output during data transfer (3-wire interface).
DATADIR
6
I
0
0 = Serial data uses MSB first format.
1 = Serial data uses LSB first format.
SWRST
5
I
0
1 = initiates a software reset; this bit is set to 0 upon reset completion.
LNGINS
4
I
0
0 = uses 1 byte preamble (5 address bits).
1 = uses 2 byte preamble (13 address bits).
PDN
3
I
0
1 = shuts down DAC output current internal band gap reference.
Sleep
2
I
0
1 = DAC output current off.
CLKOFF
1
I
0
1 = disables internal master clock.
EXREF
0
I
0
0 = internal band gap reference.
1 = external reference.
Table 17. Data—Register 0x02
Mnemonic
Bit No.
Direction (I/O)
Default
Description
DATAFMT
7
I
0
0 = unsigned binary input data format
1 = twos complement input data format
DCLKPOL
4
I
0
0 = data latched on DATACLK rising edge always
1 = data latched on DATACLK falling edge (only active in DESKEW mode)
DESKEW
3
I
0
0 = DESKEW mode disabled.
1 = DESKEW mode enabled (adds a register in digital data path to remove
skew in received data; one clock cycle of latency is introduced)
CLKDIFF
2
I
0
0 = single-ended clock input
1 = differential clock input
CALCLK
0
I
0
0 = calibration clock disabled
1 = calibration clock enabled
Table 18. Version—Register 0x0D
Mnemonic
Bit No.
Direction (I/O)
Default
Description
VER[3:0]
[3:0]
O
0000
Hardware version identifier
Table 19. CALMEM—Register 0x0E
Mnemonic
Bit No.
Direction (I/O)
Default
Description
CALMEM[1:0]
[5:4]
O
00
Calibration memory
00 = uncalibrated
01 = self-calibration
10 = not used
11 = user input
DIVSEL[2:0]
[2:0]
I
000
Calibration clock divide ratio from DAC clock rate
000 = divide by 256
001 = divide by 128
110 = divide by 4
111 = divide by 2
相關(guān)PDF資料
PDF描述
VE-JTT-MZ-F3 CONVERTER MOD DC/DC 6.5V 25W
LTC1448IS8#PBF IC D/A CONV 12BIT R-R DUAL 8SOIC
VI-B4H-MY-F3 CONVERTER MOD DC/DC 52V 50W
VI-B4H-MY-F2 CONVERTER MOD DC/DC 52V 50W
VE-B4X-MV-F3 CONVERTER MOD DC/DC 5.2V 150W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9707BCPZRL7 功能描述:IC DAC TX 14BIT 175MSPS 32-LFCSP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:TxDAC® 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時(shí)間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD9707-DPG2-EBZ 功能描述:BOARD EVAL FOR AD9707 RoHS:是 類別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:* 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時(shí)間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
AD9707-EB 制造商:AD 制造商全稱:Analog Devices 功能描述:8-/10-/12-/14-Bit, 175 MSPS TxDAC D/A Converters
AD9707-EBZ 制造商:Analog Devices 功能描述:Evaluation Board For AD9707 DigitalToAnalog Converters 8/10/12/14Bit, 175 MSPS TxDAC
AD9708 制造商:AD 制造商全稱:Analog Devices 功能描述:8-Bit, 100 MSPS TxDAC D/A Converter