參數(shù)資料
型號: ADF4193BCPZ
廠商: Analog Devices Inc
文件頁數(shù): 18/32頁
文件大?。?/td> 0K
描述: IC PLL FREQ SYNTHESIZER 32LFCSP
標(biāo)準(zhǔn)包裝: 1
類型: 時(shí)鐘/頻率合成器,RF
PLL:
輸入: CMOS,TTL
輸出: 時(shí)鐘
電路數(shù): 1
比率 - 輸入:輸出: 2:1
差分 - 輸入:輸出: 是/無
頻率 - 最大: 3.5GHz
除法器/乘法器: 是/是
電源電壓: 2.7 V ~ 3.3 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 32-LFCSP-VQ(5x5)
包裝: 托盤
產(chǎn)品目錄頁面: 551 (CN2011-ZH PDF)
配用: EVAL-ADF4193EBZ2-ND - BOARD EVALUATION EB2 FOR ADF4193
EVAL-ADF4193EBZ1-ND - BOARD EVALUATION EB1 FOR ADF4193
Data Sheet
ADF4193
Rev. F | Page 25 of 32
APPLICATIONS INFORMATION
LOCAL OSCILLATOR FOR A GSM BASE STATION
Figure 36 shows the ADF4193 being used with a VCO to
produce the LO for a GSM1800 base station. For GSM, the
REFIN signal can be any integer multiple of 13 MHz, but the
main requirement is that the slew rate is at least 300 V/s.
The 5 dBm, 104 MHz input sine wave shown satisfies this
requirement.
Recommended parameters for the various GSM/PCS/DCS
synthesizers are given in Table 9.
Table 9. Recommended Setup Parameters
GSM900
DCS1800/PCS1900
Parameter
Tx
Rx
Tx
Rx
Loop BW
60 kHz
40 kHz
60 kHz
40 kHz
PFD (MHz)
13
26
13
MOD
65
130
65
Dither
Off
Prescaler
4/5
8/9
ICP Timer
28
78
28
38
SW1, SW2,
SW3 Timers
35
85
35
45
VCO KV
18 MHz/V
38 MHz/V
Loop BW and PFD Frequency
A 60 kHz loop BW is narrow enough to attenuate the PLL phase
noise and spurs to the required level for a Tx low. A 40 kHz BW
is necessary to meet the GSM900 Rx synthesizer’s particularly
tough phase noise and spur requirements at ±800 kHz offsets.
To get the lowest spur levels at ±800 kHz offsets for Rx, the Σ-Δ
modulator should be run at the highest oversampling rate
possible. Therefore, for GSM900 Rx, a 26 MHz PFD frequency
is chosen and MOD = 130 is required for 200 kHz steps.
Because this value of MOD is divisible by two, certain FRAC
channels have a 100 kHz fractional spur. This is attenuated by
the 40 kHz loop filter and therefore is not a concern. However,
the 60 kHz loop filter recommended for Tx has a closed-loop
response that peaks close to 100 kHz. Therefore, a 13 MHz PFD
with MOD = 65, which avoids the 100 kHz spur, is the best
choice for a Tx synthesizer.
Dither
Dither off should be selected for the lowest rms phase error.
Prescaler
The 8/9 prescaler should be selected for the PCS and DCS
bands. The 4/5 prescaler allows an N divider range low enough
to cover the GSM900 Tx and Rx bands with either a 13 MHz or
26 MHz PFD frequency.
Timer Values for Tx
To comply with the GSM spectrum due to switching require-
ments, the Tx synthesizer should not switch frequency until the
PA output power has ramped down by at least 50 dB. If it takes
10 s to ramp down to this level, then only the last 20 s of the
30 s guard period is available for the Tx synthesizer to lock to
final frequency and phase.
In fast lock mode, the Tx loop BW is widened by a factor-of-8
to 480 kHz, and therefore, the PLL achieves frequency lock for
a jump across the entire band in <6 s. After this, the PA power
can start to ramp up again, and the loop BW can be restored to
the final value. With the ICP timer = 28, the charge pump current
reduction begins at ~8.6 s. When SW1, SW2, and SW3 timers =
35, the current reaches its final value before the loop filter
switches open at ~10.8 s.
With these timer values, the phase disturbance created when
the bandwidth is reduced settles back to its final value by 20 s,
in time for the start of the active part of the GSM burst. If faster
phase settling is desired with the 60 kHz BW setting, then the timer
values can be reduced further but should not be brought less than
the 6 s it takes to achieve frequency lock in wide BW mode.
Timer Values for Rx
The 40 kHz Rx loop BW is increased by a factor-of-8 to
approximately 320 kHz during fast lock. With the Rx timer
values shown, the BW is reduced after ~12 s, which allows
sufficient time for the phase disturbance to settle back before
the start of the active part of the Rx time slot at 30 s. As in the
Tx case, faster Rx settling can be achieved by reducing these
timer values, their lower limit being determined by the time it
takes to achieve frequency lock in wide BW mode. In addition,
the PCS and DCS Rx synthesizers have relaxed 800 kHz blocker
specifications and thus can tolerate a wider loop BW, which
allows correspondingly faster settling.
VCO KV
In general, the VCO gain, KV, should be set as low as possible to
minimize the reference and integer boundary spur levels that arise
due to feedthrough mechanisms. When deciding on the optimum
VCO KV, a good choice is to allow 2 V to tune across the desired
band, centered on the available tuning range. With VP3 regulated
to 5.5 V ± 100 mV, the tuning range available is 2.8 V.
Loop Filter Components
It is important for good settling performance that capacitors
with low dielectric absorption are used in the loop filter.
Ceramic NPO COG capacitors are a good choice for this
application. A 2% tolerance is recommended for loop filter
capacitors and 1% for resistors. A 10% tolerance is adequate
for the inductor, L1.
相關(guān)PDF資料
PDF描述
VI-J0D-MZ-S CONVERTER MOD DC/DC 85V 25W
X9420YS16IZ IC DGTL POT 2.5K 1CH 16SOIC
MS3450L28-17SY CONN RCPT 15POS WALL MNT W/SCKT
SY58029UMG TR IC MUX DIFF LVPECL 4:1 32-MLF
X9409WS24ZT1 IC XDCP QUAD 64-TAP 10K 24-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADF4193BCPZ-RL 功能描述:IC PLL FREQ SYNTHESIZER 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
ADF4193BCPZ-RL7 功能描述:IC PLL FREQ SYNTHESIZER 32LFCSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:2,000 系列:- 類型:PLL 時(shí)鐘發(fā)生器 PLL:帶旁路 輸入:LVCMOS,LVPECL 輸出:LVCMOS 電路數(shù):1 比率 - 輸入:輸出:2:11 差分 - 輸入:輸出:是/無 頻率 - 最大:240MHz 除法器/乘法器:是/無 電源電壓:3.135 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:32-LQFP 供應(yīng)商設(shè)備封裝:32-TQFP(7x7) 包裝:帶卷 (TR)
ADF4193SP1BCPZ 制造商:Analog Devices 功能描述:
ADF4193SP1BCPZ-RL7 制造商:Analog Devices 功能描述:
ADF4193SP2BCPZ-RL7 制造商:Analog Devices 功能描述: