參數(shù)資料
型號: AGLN125V5-FCSG81
元件分類: FPGA
英文描述: FPGA, PBGA81
封裝: 5 X 5 MM, 0.80 MM HEIGHT, 0.50 MM PITCH, ROHS COMPLIANT, CSP-81
文件頁數(shù): 101/114頁
文件大?。?/td> 3991K
代理商: AGLN125V5-FCSG81
IGLOO nano DC and Switching Characteristics
Ad vance v0.2
2-73
Timing Characteristics
1.5 V DC Core Voltage
Table 2-94 RAM4K9
Commercial-Case Conditions: TJ = 70°C, Worst-Case VCC = 1.425 V
Parameter
Description
Std. Units
tAS
Address setup time
0.83
ns
tAH
Address hold time
0.16
ns
tENS
REN_B, WEN_B setup time
0.81
ns
tENH
REN_B, WEN_B hold time
0.16
ns
tBKS
BLK_B setup time
1.65
ns
tBKH
BLK_B hold time
0.16
ns
tDS
Input data (DI) setup time
0.71
ns
tDH
Input data (DI) hold time
0.36
ns
tCKQ1
Clock HIGH to new data valid on DO (output retained, WMODE = 0)
3.53
ns
Clock HIGH to new data valid on DO (flow-through, WMODE = 1)
3.06
ns
tCKQ2
Clock HIGH to new data valid on DO (pipelined)
1.81
ns
tC2CWWL
Address collision clk-to-clk delay for reliable write after write on same address;
applicable to closing edge
0.23
ns
tC2CRWH
Address collision clk-to-clk delay for reliable read access after write on same address;
applicable to opening edge
0.35
ns
tC2CWRH
Address collision clk-to-clk delay for reliable write access after read on same address;
applicable to opening edge
0.41
ns
tRSTBQ
RESET_B LOW to data out LOW on DO (flow-through)
2.06
ns
RESET_B LOW to data out LOW on DO (pipelined)
2.06
ns
tREMRSTB
RESET_B removal
0.61
ns
tRECRSTB
RESET_B recovery
3.21
ns
tMPWRSTB
RESET_B minimum pulse width
0.68
ns
tCYC
Clock cycle time
6.24
ns
FMAX
Maximum frequency
160
MHz
Note: For specific junction temperature and voltage supply levels, refer to Table 2-6 on page 2-6 for derating
values.
相關(guān)PDF資料
PDF描述
AGLN125V5-FQN100 FPGA, PBCC100
AGLN125V5-FQNG100 FPGA, PBCC100
AGLN125V5-FVQ100 FPGA, PQFP100
AGLN125V5-FVQG100 FPGA, PQFP100
AGLN125V5-QN100I FPGA, PBCC100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AGLN125V5-QNG100 制造商:Microsemi Corporation 功能描述:FPGA IGLOO NANO FAMILY 125K GATES 130NM (CMOS) TECHNOLOGY 1. - Trays
AGLN125V5-QNG100I 制造商:Microsemi Corporation 功能描述:FPGA IGLOO NANO FAMILY 125K GATES 130NM (CMOS) TECHNOLOGY 1. - Trays
AGLN125V5-VQ100 功能描述:IC FPGA NANO 1KB 125K 100VQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:IGLOO nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計:- 輸入/輸出數(shù):120 門數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
AGLN125V5-VQ100I 功能描述:IC FPGA NANO 1KB 125K 100VQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:IGLOO nano 標(biāo)準(zhǔn)包裝:152 系列:IGLOO PLUS LAB/CLB數(shù):- 邏輯元件/單元數(shù):792 RAM 位總計:- 輸入/輸出數(shù):120 門數(shù):30000 電源電壓:1.14 V ~ 1.575 V 安裝類型:表面貼裝 工作溫度:-40°C ~ 85°C 封裝/外殼:289-TFBGA,CSBGA 供應(yīng)商設(shè)備封裝:289-CSP(14x14)
AGLN125V5-VQG100 功能描述:IC FPGA 125K 1.5V 100VTQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:IGLOO nano 標(biāo)準(zhǔn)包裝:24 系列:ECP2 LAB/CLB數(shù):1500 邏輯元件/單元數(shù):12000 RAM 位總計:226304 輸入/輸出數(shù):131 門數(shù):- 電源電壓:1.14 V ~ 1.26 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:208-BFQFP 供應(yīng)商設(shè)備封裝:208-PQFP(28x28)