參數(shù)資料
型號(hào): CA95C09-33CT
元件分類: 加密電路
英文描述: TELECOM, DATA ENCRYPTION CIRCUIT, PQFP44
封裝: TQFP-44
文件頁數(shù): 36/42頁
文件大小: 180K
代理商: CA95C09-33CT
Tundra Semiconductor Corporation
CA95C68/18/09
Tundra Semiconductor Corporation
3-65
CA95C68/18/09 NOTES
This listing describes known operating variants between the
CA95C68/18/09 devices and both the AMD AM9568/18 and
VLSI VM009 devices. Also contained here are some
CA95C68/18/09 operating idiosyncrasies.
1)
CA95C68/18/09 Reset: The CA95C68/18/09 device
does not operate in the default mode of operation until
one of the reset operations are performed on it. Either a
hardware reset, a software reset, or a write to the Mode
Register must be performed before beginning to
program the CA95C68/18/09 to ensure that the device is
operating in the default mode.
2)
CA95C68/18/09 Direct Control Mode: When the
CA95C68/18/09 is programmed for Direct Control
Mode (DCM) operation, the Input and Output Register
address and
must be manually latched immediately
before or immediately after DCM is entered. The device
does not automatically address the Input and Output
Registers (Address 0) when DCM is entered. This
should be done before any operations are performed.
3)
CA95C68/18/09 Busy Bit in CFB-8 Cipher Mode:
When the CA95C68/18/09 is programmed for eight bit
cipher feedback (CFB-8), ciphering in either
Multiplexed Control or Direct Control Mode of
operation, the Busy bit (bit 5 in the Status Register) and
the
pin (AUX2-
in DCM) go active before the
Input Register is addressed. The Busy bit and the
pin go active immediately after the Mode Register is
programmed for the CFB-8 cipher type. This bit (and
pin in DCM) is not of great importance and should be
ignored in this mode of operation.
4)
Synchronization for CA95C68/18/09 and VM009
Read/Write: Compared to the VLSI VM009 device, the
CA95C68/18/09 has a narrower window in which the
read and write strobes must synchronize to the clock
input. The CA95C68/18/09 AC parameter in question is
t45 which is specied as a minimum of 2ns and a
maximum of tc-25ns. Therefore, the CA95C68/18/09
read and write strobes must be driven HIGH between 2
and 15ns after the falling edge of the clock if you are
using the DCP at 25MHz. With the VLSI device, the
read and write synchronization occurs on the rising edge
of the clock and there is only a 4ns region in which the
strobes can not go HIGH for any clock frequency.
5)
Clock Frequency: The clock input frequency for the
various devices are:
AM9568
1.0 MHz to 4.0 MHz
AM9518
1.0 MHz to 3.1 MHz
CA95C68/18/09
0 MHz to 33MHz
VM009
0 MHz to 33 MHz
6)
One-Bit Cipher Feedback Mode: This is a mode of
encryption supported by the CA95C68/18/09 that the
AMD and VLSI devices do not provide.
MCS
BSY
相關(guān)PDF資料
PDF描述
CA95C09-5CT TELECOM, DATA ENCRYPTION CIRCUIT, PQFP44
CAR2813C 40 MHz - 300 MHz RF/MICROWAVE WIDE BAND MEDIUM POWER AMPLIFIER
CAT1024ZD4I-42-T2 1-CHANNEL POWER SUPPLY SUPPORT CKT, DSO8
CAT1024ZD4I-45-T2 1-CHANNEL POWER SUPPLY SUPPORT CKT, DSO8
CAT1161PI-30 I2C Serial EEPROM with Supervisory Features
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CA96 制造商:Datak Corporation 功能描述:
CA9623-000 功能描述:CABLE RoHS:是 類別:線纜,導(dǎo)線 >> 同軸 系列:- 產(chǎn)品培訓(xùn)模塊:General Cable 標(biāo)準(zhǔn)包裝:1 系列:- 纜線類型:細(xì)電纜網(wǎng) - 耐熱阻燃型 纜線組:RG-58 線規(guī):20 AWG(0.62mm²) 線束:19 股 / 32 AWG 套管類型:聚氯乙烯(PVC) 套管直徑:0.186"(4.72mm) 屏蔽類型:箔,編織線 阻抗:50 歐姆 長(zhǎng)度:100' (30.5m) 顏色:灰 使用:網(wǎng)絡(luò) 特點(diǎn):- 導(dǎo)線材料:銅,鍍錫 電介質(zhì)材料:多孔(泡沫)聚乙烯(多孔 FPE) 電介質(zhì)直徑:0.100"(2.54mm) 屏蔽材料:Flexfoil?; 銅,鍍錫 屏蔽覆蓋范圍:100%,81% VoP,傳輸速度:80 工作溫度:- 其它名稱:C5779-100
CA9652-000 制造商:TE Connectivity 功能描述:- Bulk
CA9681-000 制造商:TE Connectivity 功能描述:CA9681-000
CA9809-000 制造商:TE Connectivity 功能描述:Heat Shrink Molded Boot 制造商:TE Connectivity 功能描述:222K142-25-CS-2101-0 - Bulk