參數(shù)資料
型號(hào): EPM2210F256A4N
廠商: ALTERA CORP
元件分類: PLD
英文描述: FLASH PLD, PBGA256
封裝: 17 X 17 MM, 1 MM PITCH, LEAD FREE, FBGA-256
文件頁(yè)數(shù): 30/108頁(yè)
文件大?。?/td> 1342K
代理商: EPM2210F256A4N
2–20Core Version a.b.c variable
Altera Corporation
MAX II Device Handbook, Volume 1
March 2008
Global Signals
The UFM block communicates with the logic array similar to LAB-to-LAB
interfaces. The UFM block connects to row and column interconnects and
has local interconnect regions driven by row and column interconnects.
This block also has DirectLink interconnects for fast connections to and
from a neighboring LAB. For more information about the UFM interface
Table 2–2 shows the MAX II device routing scheme.
Global Signals
Each MAX II device has four dual-purpose dedicated clock pins
(GCLK[3..0], two pins on the left side and two pins on the right side)
that drive the global clock network for clocking, as shown in Figure 2–13.
These four pins can also be used as general-purpose I/O if they are not
used to drive the global clock network.
The four global clock lines in the global clock network drive throughout
the entire device. The global clock network can provide clocks for all
resources within the device including LEs, LAB local interconnect, IOEs,
and the UFM block. The global clock lines can also be used for global
Table 2–2. MAX II Device Routing Scheme
Source
Destination
LUT
Chain
Register
Chain
Local
DirectLink
R4 (1)
C4 (1)
LE
UFM
Block
Column
IOE
Row
IOE
Fast I/O
LUT Chain
v
——
Register
Chain
——
v
——
Local
Interconnect
——
vv
v
DirectLink
Interconnect
——
v
——
R4
Interconnect
——
v
vv
——
C4
Interconnect
——
v
vv
——
LE
vv
v
——
vv
v
UFM Block
vv
v
——
Column IOE
v
——
Row IOE
vv
v
——
Note to Table 2–2
(1)
These categories are interconnects.
相關(guān)PDF資料
PDF描述
EPM2210F256A5N FLASH PLD, PBGA256
EPM2210F324A3N FLASH PLD, PBGA324
EPM2210F324A4N FLASH PLD, PBGA324
EPM2210F324A5N FLASH PLD, PBGA324
EPM2210GF256A3N FLASH PLD, PBGA256
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM2210F256A5 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 204 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F256A5N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 204 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F256C3 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 204 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F256C3N 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 204 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
EPM2210F256C4 功能描述:CPLD - 復(fù)雜可編程邏輯器件 CPLD - MAX II 1700 Macro 204 IO RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100