參數(shù)資料
型號: EVAL-AD7785EBZ
廠商: Analog Devices Inc
文件頁數(shù): 27/32頁
文件大小: 0K
描述: BOARD EVALUATION FOR AD7785
標準包裝: 1
ADC 的數(shù)量: 1
位數(shù): 20
采樣率(每秒): 470
數(shù)據(jù)接口: 串行
輸入范圍: ±VREF
工作溫度: -40°C ~ 105°C
已用 IC / 零件: AD7785
已供物品: 板,纜線,CD
相關(guān)產(chǎn)品: AD7785BRUZ-REEL-ND - IC ADC 20BIT 3CH LN LP 16-TSSOP
AD7785BRUZ-ND - IC ADC 20BIT SIGMA-DELTA 16TSSOP
AD7785
Rev. 0 | Page 4 of 32
Parameter
AD7785B1
Unit
Test Conditions/Comments
REFERENCE
Internal Reference
Internal Reference Initial Accuracy
1.17 ± 0.01%
V min/max
AVDD = 4 V, TA = 25°C
Internal Reference Drift2
4
ppm/°C typ
15
ppm/°C max
Power Supply Rejection
85
dB typ
External Reference
External REFIN Voltage
2.5
V nom
REFIN = REFIN(+)
REFIN()
Reference Voltage Range2
0.1
V min
AVDD
V max
When VREF = AVDD, the differential input must be
limited to 0.9 × VREF /gain if the in-amp is active
Absolute REFIN Voltage Limits2
GND
30 mV
V min
AVDD + 30 mV
V max
Average Reference Input Current
400
nA/V typ
Average Reference Input Current
Drift
±0.03
nA/V/°C typ
Normal Mode Rejection
Same as for analog inputs
Common-Mode Rejection
100
dB typ
EXCITATION CURRENT SOURCES
(IEXC1 and IEXC2)
Output Current
10/210/1000
μA nom
Initial Tolerance at 25°C
±5
% typ
Drift
200
ppm/°C typ
Current Matching
±0.5
% typ
Matching between IEXC1 and IEXC2; VOUT = 0 V
Drift Matching
50
ppm/°C typ
Line Regulation (VDD)
2
%/V typ
AVDD = 5 V ± 5%
Load Regulation
0.2
%/V typ
Output Compliance
AVDD
0.65
V max
10 μA or 210 μA currents selected
AVDD
1.1
V max
1 mA currents selected
GND
30 mV
V min
TEMPERATURE SENSOR
Accuracy
Sensitivity
±2
0.81
°C typ
mV/°C typ
Applies if user calibrates the temperature sensor
BIAS VOLTAGE GENERATOR
VBIAS
AVDD/2
V nom
VBIAS Generator Start-Up Time
ms/nF typ
Dependent on the capacitance on the AIN pin
INTERNAL/EXTERNAL CLOCK
Internal Clock
Frequency2
64 ± 3%
kHz min/max
Duty Cycle
50:50
% typ
External Clock
Frequency
64
kHz nom
A 128 kHz external clock can be used if the
divide-by-2 function is used
(Bit CLK1 = CLK0 = 1)
Duty Cycle
45:55 to 55:45
% typ
Applies for external 64 kHz clock; a 128 kHz
clock can have a less stringent duty cycle
LOGIC INPUTS
CS2
VINL, Input Low Voltage
0.8
V max
DVDD = 5 V
VINH, Input High Voltage
0.4
2.0
V max
V min
DVDD = 3 V
DVDD = 3 V or 5 V
相關(guān)PDF資料
PDF描述
UVZ1J332MRD CAP ALUM 3300UF 63V 20% RADIAL
EVAL-AD7732EBZ BOARD EVAL FOR AD7732
VE-B2M-EY CONVERTER MOD DC/DC 10V 50W
EVAL-AD7793EBZ BOARD EVALUATION FOR AD7793
RCM15DCBD-S189 CONN EDGECARD 30POS R/A .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD7787CB 制造商:Analog Devices 功能描述:DEVELOPMENT BOARD ((NS))
EVAL-AD7787EB 制造商:Analog Devices 功能描述:LOW PWR, 2CH 24BIT SIGMA-DELTA ADC - Bulk
EVAL-AD7788EB 制造商:Analog Devices 功能描述:Development Tools, Low Power, 16/24Bit Sigma-Delta ADC 制造商:Analog Devices 功能描述:DEV TOOLS, LOW PWR, 16/24BIT SIGMA-DELTA ADC - Bulk
EVAL-AD7789EB 制造商:Analog Devices 功能描述:DEV TOOLS, LOW PWR, 16/24BIT SIGMA-DELTA ADC - Bulk
EVAL-AD7790EB 制造商:Analog Devices 功能描述:Development Tools, Low Power, 16/24Bit Sigma-Delta ADC 制造商:Analog Devices 功能描述:DEV TOOLS, LOW PWR, 16/24BIT SIGMA-DELTA ADC - Bulk