參數(shù)資料
型號(hào): KAD5610P-25Q72
廠商: Intersil
文件頁(yè)數(shù): 28/30頁(yè)
文件大?。?/td> 0K
描述: IC ADC 10BIT 250MSPS DUAL 72-QFN
產(chǎn)品培訓(xùn)模塊: High-Speed Analog-to-Digital Converters
標(biāo)準(zhǔn)包裝: 1
系列: FemtoCharge™
位數(shù): 10
采樣率(每秒): 250M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 438mW
電壓電源: 單電源
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 72-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 72-QFN(10x10)
包裝: 托盤
輸入數(shù)目和類型: 2 個(gè)差分,單極
7
FN6810.2
September 10, 2009
Timing Diagrams
FIGURE 1. LVDS TIMING DIAGRAM (DDR) (See “Digital
FIGURE 2. CMOS TIMING DIAGRAM (DDR) (See “Digital
LATENCY = L CYCLES
tDC
tPD
tA
SAMPLE N
tCPD
INP
INN
CLKN
CLKP
CLKOUTN
CLKOUTP
D[9:0]P
D[9:0]N
A DATA
N-L + 1
A DATA
N-L
B DATA
N-L
B DATA
N-L + 1
A DATA
N-L + 2
B DATA
N-L + 2
A DATA
N
LATENCY = L CYCLES
tDC
tPD
tA
SAMPLE N
tCPD
INP
INN
CLKN
CLKP
CLKOUT
D[9:0]
A DATA
N-L + 1
A DATA
N-L
B DATA
N-L
B DATA
N-L + 1
A DATA
N-L + 2
B DATA
N-L + 2
A DATA
N
Switching Specifications
PARAMETER
CONDITION
SYMBOL
MIN
TYP
MAX
UNITS
ADC
Aperture Delay
tA
375
ps
RMS Aperture Jitter
jA
60
fs
Output Clock to Data Propagation Delay,
LVDS Mode (Note 8)
Rising Edge
tDC
-260
-50
120
ps
Falling Edge
tDC
-160
10
230
ps
Output Clock to Data Propagation Delay,
CMOS Mode (Note 8)
Rising Edge
tDC
-220
-10
200
ps
Falling Edge
tDC
-310
-90
110
ps
Latency (Pipeline Delay)
L
7.5
cycles
Overvoltage Recovery
tOVR
1cycles
SPI INTERFACE (Notes 9, 10)
SCLK Period
Write Operation
t
CLK
16
cycles
(Note 9
Read Operation
tCLK
66
cycles
SCLK Duty Cycle (tHI/tCLK or tLO/tCLK)
Read or Write
25
50
75
%
SCLK Duty Cycle (tHI/tCLK or tLO/tCLK)
Read or Write
tS
1cycles
CSB
↓ to SCLK↑ Setup Time
Read or Write
tH
3cycles
CSB
↑ after SCLK↑ Hold Time
Write
tDS
1cycles
Data Valid to SCLK
↑ Setup Time
Write
tDH
3cycles
Data Valid after SCLK
↑ Hold Time
Read
16.5
cycles
Data Valid after SCLK
↓ Time
Read
3
cycles
KAD5610P
相關(guān)PDF資料
PDF描述
KAD5612P-17Q72 IC ADC 12BIT 170MSPS DUAL 72-QFN
LA72715NV-TLM-E IC AUDIO DECODER JPN MTS 24SSOP
LICAL-DEC-LS001 IC DECODER LOW SECURITY 8DIP
LICAL-DEC-MS001 IC DECODER MS SERIES 20-SSOP
LICAL-ENC-MS001 IC ENCODER MS SERIES 20-SSOP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KAD5612P 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Dual 12-Bit, 250/210/170/125MSPS A/D Converter
KAD5612P_09 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Dual 12-Bit, 250/210/170/125MSPS A/D Converter
KAD5612P_0909 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Dual 12-Bit, 250/210/170/125MSPS A/D Converter
KAD5612P-12Q72 功能描述:IC ADC 12BIT 125MSPS DUAL 72-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:FemtoCharge™ 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個(gè)單端,單極
KAD5612P-17Q72 功能描述:IC ADC 12BIT 170MSPS DUAL 72-QFN RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:FemtoCharge™ 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個(gè)單端,單極