參數(shù)資料
型號: LU3X31T-T64
廠商: Lineage Power
英文描述: Single-Port 3 V 10/100 Ethernet Transceiver TX/FX(單端口 3 V 10M位和100M位以太網(wǎng)收發(fā)器)
中文描述: 單端口3伏10/100以太網(wǎng)收發(fā)器德克薩斯州/外匯(單端口3伏1000萬位和100米位以太網(wǎng)收發(fā)器)
文件頁數(shù): 6/44頁
文件大?。?/td> 580K
代理商: LU3X31T-T64
LU3X31T-T64 Single-Port 3 V
10/100 Ethernet Transceiver TX
Preliminary Data Sheet
July 2000
6
Lucent Technologies Inc.
Pin Descriptions
Table 2. Twisted-Pair Transceiver Control
Table 3. MII Interface
Note: Smaller font indicates that the pin has multiple functions.
Pin
No.
50
Pin Name
I/O
Pin Description
REF100
I
Reference Resistor for 100 Mbits/s Twisted-Pair Driver.
Connect
this pin to ground through a 301
resistor.
Reference Resistor for 10 Mbits/s Twisted-Pair Driver.
Connect
this pin to ground through a 4.64 k
resistor.
Twisted-Pair Transmitter 3-State.
A high on this pin will 3-state the
twisted-pair outputs. Tie to ground in normal operation.
49
REF10
I
5
TPTXTR
I
Pin
No.
18
19
20
21
22
23
24
27
28
29
30
31
32
33
34
Pin Name
I/O
Pin Description
RXDV
RXER
RXD3
RXD2
RXD1
RXD0
RXCLK
TXEN
TXER
TXD3
TXD2
TXD1
TXD0
TXCLK
CRS/
PHY[3]
O
O
O
O
O
O
O
I
I
I
I
I
I
O
I/O
Receive Data Valid.
Signals the presence of data on RXD[3:0].
Receive Error.
Indicates a received coding error has occurred.
Receive Data[3].
Receive Data[2].
Receive Data[1].
Receive Data[0].
Receive Clock.
Transmit Enable.
Signals the presence of data on TXD[3:0].
Transmit Error.
Indicates a transmit coding error has occurred.
Transmit Data[3].
Transmit Data[2].
Transmit Data[1].
Transmit Data[0].
Transmit Clock.
Carrier Sense/PHY Address[3].
This output pin indicates the carrier
sense condition. See Table 4 for PHY[3] description.
Collision/False Carrier Sense.
This output pin indicates collision
condition in normal MII operation and is squelch jabber in 10 Mbits/s
mode. See Table 4 for PHY[4] description.
Management Data I/O.
Serial access to device config registers.
Management Data Clock.
Clock for R/W of device config registers.
MDIO Interrupt (Active-Low).
The MDIO interrupt pin outputs a logic
0 pulse of 40 ns, synchronous to XIN, whenever an unmasked inter-
rupt condition is detected. Refer to management registers 1Dh and
1Eh for interrupt conditions. See Table 4 for PHY[2] description.
39
COL/
PHY[4]
I/O
35
45
16
MDIO
MDC
I/O
I
I/O
MDIOINTZ/
PHY[2]
相關(guān)PDF資料
PDF描述
LU59002 Consumer IC
LU6612 LU6612 FASTCAT TM Single-FET for 10Base-T/100Base-TX
LU6612-T64-DB LU6612 FASTCAT TM Single-FET for 10Base-T/100Base-TX
LU6612 Single-FET for 10Base-T/100Base-TX(應(yīng)用于10基數(shù)-T和100基數(shù)-TX 的單快速以太網(wǎng)收發(fā)器)
LU6X14FT Telecommunication IC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LU3X34FTR 制造商:AGERE 制造商全稱:AGERE 功能描述:Quad 3 V 10/100 Ethernet Transceiver TX/FX
LU3X34FTR-HS128-DB 制造商:AGERE 制造商全稱:AGERE 功能描述:Quad 3 V 10/100 Ethernet Transceiver TX/FX
LU3X54FT 制造商:AGERE 制造商全稱:AGERE 功能描述:QUAD-FET (Fast Ethernet Transceiver) for 10Base-T/100Base-TX/FX
LU3X54FTL 制造商:AGERE 制造商全稱:AGERE 功能描述:QUAD-FET for 10Base-T/100Base-TX/FX
LU3X54FTLHS208 制造商:Alcatel-Lucent 功能描述:3X54FTLHS208