參數(shù)資料
型號: M13S64164A-6TG
廠商: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
元件分類: DRAM
英文描述: 1M x 16 Bit x 4 Banks Double Data Rate SDRAM
中文描述: 4M X 16 DDR DRAM, 0.7 ns, PDSO66
封裝: 0.400 X 0.875 INCH, 0.65 MM PITCH, LEAD FREE, TSOP2-66
文件頁數(shù): 22/49頁
文件大小: 1526K
代理商: M13S64164A-6TG
ES MT
Preliminary
M13S64164A
Elite Semiconductor Memory Technology Inc.
Publication Date : Jul. 2007
Revision : 0.3 22/49
Write Interrupted by a Precharge & DM
A burst write operation can be interrupted before completion of the burst by a precharge of the same bank. Random column
access is allowed. A write recovery time (t
WR
) is required from the last data to precharge command. When precharge command is
asserted, any residual data from the burst write cycle must be masked by DM.
<Burst Length = 8>
Precharge timing for Write operations in DRAMs requires enough time to allow “Write recovery” which is the time required by a
DRAM core to properly store a full “0” or “1” level before a Precharge operation. For DDR SDRAM, a timing parameter, t
WR
, is used
to indicate the required of time between the last valid write operation and a Precharge command to the same bank.
The precharge timing for writes is a complex definition since the write data is sampled by the data strobe and the address is
sampled by the input clock. Inside the SDRAM, the data path is eventually synchronizes with the address path by switching clock
domains from the data strobe clock domain to the input clock domain.
This makes the definition of when a precharge operation can be initiated after a write very complex since the write recovery
parameter must reference only the clock domain that is used to time the internal write operation i.e., the input clock domain.
t
WR
starts on the rising clock edge after the last possible DQS edge that strobed in the last valid and ends on the rising clock
edge that strobes in the precharge command.
0
1
2
3
4
5
6
7
8
CO MM AN D
DQS
DQ 's
DQS
DQ 's
NOP
NOP
NOP
NOP
NOP
Precharge
NOP
t
D Q S S m a x
D i n a 0 D i n a 1
WRITE A
D i n a 2 D i n a 3 D i n a 4 D i n a 5 D i n a 6 D i n a 7
t
D Q S S m i n
D M
WRITE B
D i n b 0
t
W R
D i n a 0 D i n a 1 D i n a 2 D i n a 3 D i n a 4 D i n a 5 D i n a 6 D i n a 7
D i n b 0 D i n b 1
C L K
C L K
t
W R
相關(guān)PDF資料
PDF描述
M14256 Memory Card IC 256K Bit Serial IIC Bus EEPROM(256K位串行IIC總線EEPROM)
M145026 REMOTE CONTROL ENCODER/DECODER CIRCUIT
M145026B1 REMOTE CONTROL ENCODER/DECODER CIRCUIT
M145026D REMOTE CONTROL ENCODER/DECODER CIRCUIT
M145027 REMOTE CONTROL ENCODER/DECODER CIRCUIT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M13S64164A-6TIG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:1M x 16 Bit x 4 Banks Double Data Rate SDRAM
M13S64322A 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:512K x 32 Bit x 4 Banks Double Data Rate Synchronous DRAM
M-14 功能描述:TERM BARRIER 14CIRC DUAL ROW RoHS:是 類別:連接器,互連式 >> 接線座 - 隔板塊 系列:M 標(biāo)準(zhǔn)包裝:10 系列:Beau™ 38780 端接塊類型:阻隔塊 電路數(shù):15 導(dǎo)線入口數(shù)目:30 間距:0.438"(11.12mm) 行數(shù):2 電流:15A 電壓:300V 線規(guī):14-22 AWG 頂部端子:螺釘 底部端子:焊片 阻擋層類型:雙壁(雙) 特點:法蘭 顏色:黑 包裝:散裝 安裝類型:通孔 工作溫度:- 材料 - 絕緣體:聚對苯二甲酸丁二酯(PBT),玻璃纖維增強(qiáng)型 材料可燃性額定值:UL94 V-0 其它名稱:038780-111538780-1115387801115
M140 功能描述:CUTTER SIZE 4 OVAL 制造商:swanstrom tools usa 系列:* 零件狀態(tài):在售 標(biāo)準(zhǔn)包裝:1
M14001000300G 制造商:Pentair Technical Products / Hoffman 功能描述:2-dr Wall-Mt IP55 w/ 2 G.Pl