參數(shù)資料
型號: MPC92439EIR2
廠商: IDT, Integrated Device Technology Inc
文件頁數(shù): 1/16頁
文件大?。?/td> 0K
描述: IC SYNTHESIZER LVPECL 28-PLCC
標準包裝: 500
類型: 時鐘/頻率合成器
PLL:
輸入: 晶體
輸出: LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 1:1
差分 - 輸入:輸出: 無/是
頻率 - 最大: 900MHz
除法器/乘法器: 是/無
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 28-LCC(J 形引線)
供應商設備封裝: 28-PLCC(11.5x11.5)
包裝: 帶卷 (TR)
DATA SHEET
MPC92439 REVISION 5 FEBRUARY 6, 2013
1
2013 Integrated Device Technology, Inc.
900MHz, Low Voltage,
LVPECL Clock Synthesizer
MPC92439
The MPC92439 is a 3.3 V compatible, PLL based clock synthesizer targeted for high
performance clock generation in mid-range to high-performance telecom, networking and
computing applications. With output frequencies from 3.125 MHz to 900 MHz and the
support of differential LVPECL output signals the device meets the needs of the most
demanding clock applications.
Features
3.125 MHz to 900 MHz synthesized clock output signal
Differential LVPECL output
LVCMOS compatible control inputs
On-chip crystal oscillator for reference frequency generation
Alternative LVCMOS compatible reference input
3.3V power supply
Fully integrated PLL
Minimal frequency overshoot
Serial 3-wire programming interface
Parallel programming interface for power-up
28-PLCC and 32-LQFP packaging
28-Lead and 32-lead Pb-free packages available
SiGe Technology
Ambient temperature range 0
C to + 70C
Pin and function compatible to the MC12439 and MPC9239
Functional Description
The internal crystal oscillator uses the external quartz crystal as the basis of its frequency
reference. The frequency of the internal crystal oscillator or external reference clock signal is
multiplied by the PLL. The VCO within the PLL operates over a range of 400 to 900 MHz. Its
output is scaled by a divider that is configured by either the serial or parallel interfaces. The
crystal oscillator frequency fXTAL, the PLL feedback-divider M and the PLL post-divider N de-
termine the output frequency.
The feedback path of the PLL is internal. The PLL adjusts the VCO output frequency to
be M times the reference frequency by adjusting the VCO control voltage. Note that for
some values of M (either too high or too low) the PLL will not achieve phase lock. The PLL
will be stable if the VCO frequency is within the specified VCO frequency range (400 to 900
MHz). The M-value must be programmed by the serial or parallel interface.
The PLL post-divider N is configured through either the serial or the parallel interfaces,
and can provide one of four division ratios (1, 2, 4, or 8). This divider extends performance
of the part while providing a 50% duty cycle. The output driver is driven differentially from
the output divider, and is capable of driving a pair of transmission lines terminated 50
to
VCC – 2.0V. The positive supply voltage for the internal PLL is separated from the power
supply for the core logic and output drivers to minimize noise induced jitter.
The configuration logic has two sections: serial and parallel. The parallel interface uses
the values at the M[6:0] and N[1:0] inputs to configure the internal counters. It is recom-
mended on system reset to hold the P_LOAD input LOW until power becomes valid. On the
LOW-to-HIGH transition of P_LOAD, the parallel inputs are captured. The parallel interface
has priority over the serial interface. Internal pullup resistors are provided on the M[6:0] and
N[1:0] inputs prevent the LVCMOS compatible control inputs from floating. The serial inter-
face centers on a twelve bit shift register. The shift register shifts once per rising edge of the
S_CLOCK input. The serial input S_DATA must meet setup and hold timing as specified in
the AC Characteristics section of this document. The configuration latches will capture the
value of the shift register on the HIGH-to-LOW edge of the S_LOAD input. See PROGRAMMING INTERFACE for more information. The TEST
output reflects various internal node values, and is controlled by the T[2:0] bits in the serial data stream. In order to minimize the PLL jitter, it
is recommended to avoid active signal on the TEST output. The PWR_DOWN pin, when asserted, will synchronously divide the FOUT by 16.
The power down sequence is clocked by the PLL reference clock, thereby causing the frequency reduction to happen relatively slowly. Upon
de-assertion of the PWR_DOWN pin, the FOUT input will step back up to its programmed frequency in four discrete increments.
PROPOSED
900MHZ LOW VOLTAGE
CLOCK SYNTHESIZER
ORDERING INFORMATION
Device
Package
MPC92439EI
PLCC-28 (Pb-Free)
MPC92439FA
LQFP-32
MPC92439AC
LQFP-32 (Pb-Free)
MPC92439KLF
VFQFN-32 (Pb-Free)
K SUFFIX
32-LEAD VFQFN PACKAGE
Pb-FREE PACKAGE
FN SUFFIX(1)
28-LEAD PLCC PACKAGE
CASE 776-02
EI SUFFIX(2)
28-LEAD PLCC PACKAGE
CASE 776-02
FA SUFFIX(1)
32-LEAD LQFP PACKAGE
CASE 873A-03
AC SUFFIX(2)
32-LEAD LQFP PACKAGE
CASE 873A-03
Notes:
(1) FN, FA suffix: leaded terminations
(2) EI, AC suffix: lead-free, RoHS-compliant, EPP
PROPOSED
Product Discontinuance Notice – Last Time Buy Expires on (12/7/2013)
相關PDF資料
PDF描述
MPC9239EIR2 IC CLK SYNTH LV PECL 28-PLCC
ICS670M-02LF IC BUFFER/MULTIPLIER ZD 16-SOIC
W320-04HT IC CLK/DRVR CPUOUT 200MHZ 56SSOP
ICS87951AYI-147LFT IC BUFFER ZD 1-9 LOW SKEW 32LQFP
ICS271PGILFT VCXO CLK TRPL PLL PROGR 20-TSSOP
相關代理商/技術參數(shù)
參數(shù)描述
MPC92439FA 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:900MHz, Low Voltage, LVPECL Clock Syntheesizer
MPC92439KLF 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:900MHz, Low Voltage, LVPECL Clock Syntheesizer
MPC92469 制造商:IDT 制造商全稱:Integrated Device Technology 功能描述:400 MHz Low Voltage PECL Clock Synthesizer w/Spread Spectrum
MPC92469AC 功能描述:時鐘合成器/抖動清除器 LVPECL Clock Synthesizer RoHS:否 制造商:Skyworks Solutions, Inc. 輸出端數(shù)量: 輸出電平: 最大輸出頻率: 輸入電平: 最大輸入頻率:6.1 GHz 電源電壓-最大:3.3 V 電源電壓-最小:2.7 V 封裝 / 箱體:TSSOP-28 封裝:Reel
MPC92469ACR2 功能描述:IC SYNTHESIZER LVPECL 32-LQFP RoHS:是 類別:集成電路 (IC) >> 時鐘/計時 - 時鐘發(fā)生器,PLL,頻率合成器 系列:- 標準包裝:1,000 系列:- 類型:時鐘/頻率合成器,扇出分配 PLL:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 除法器/乘法器:- 電源電壓:- 工作溫度:- 安裝類型:表面貼裝 封裝/外殼:56-VFQFN 裸露焊盤 供應商設備封裝:56-VFQFP-EP(8x8) 包裝:帶卷 (TR) 其它名稱:844S012AKI-01LFT