參數(shù)資料
型號: PDI1394P24
廠商: NXP Semiconductors N.V.
英文描述: 2-port 400 Mbps physical layer interface(2端口 400 Mbps物理層接口)
中文描述: 2端口400 Mbps的物理層接口(2端口400 Mbps的物理層接口)
文件頁數(shù): 30/39頁
文件大小: 188K
代理商: PDI1394P24
Philips Semiconductors
Objective specification
PDI1394P24
2-port 400 Mbps physical layer interface
2000 Jun 23
30
Table 20. LPS Timing Parameters
PARAMETER
DESCRIPTION
MIN
MAX
UNIT
T
LPSL
T
LPSH
LPS low time (when pulsed) (see Note 1)
0.09
2.60
μ
s
LPS high time (when pulsed) (see Note 1)
0.021
2.60
μ
s
LPS duty cycle (when pulsed) (see Note 2)
20
55
%
T
LPS_RESET
T
LPS_DISABLE
T
RESTORE
T
CLK_ACTIVATE
Time for PHY to recognize LPS deasserted and reset the interface
2.60
2.68
μ
s
Time for PHY to recognize LPS deasserted and disable the interface
26.03
26.11
23
3
μ
s
Time to permit optional isolation circuits to restore during an interface reset
15
μ
s
Time for SYSCLK to be activated from reassertion of LPS
60
μ
s
NOTES:
1. The specified T
LPSL
and T
LPSH
times are worst–case values appropriate for operation with the PDI1394P24. These values are broader than
those specified for the same parameters in the P1394a Supplement (i.e., an implementation of LPS that meets the requirements of P1394a
will operate correctly with the PDI1394P24).
2. A pulsed LPS signal must have a duty cycle (ratio of T
to cycle period) in the specified range to ensure proper operation when using an
isolation barrier on the LPS signal (e.g., as shown in Figure 8)
3. The maximum value for T
does not apply when the PHY–LLC interface is disabled, in which case an indefinite time may elapse
before LPS is reasserted. Otherwise, in order to reset but not disable the interface it is necessary that the LLC ensure that LPS is
deasserted for less than T
LPS_DISABLE
.
The LLC requests that the interface be reset by deasserting the LPS
signal and terminating all bus and request activity. When the PHY
observes that LPS has been deasserted for T
LPS_RESET
, it resets
the interface. When the interface is in the reset state, the PHY sets
its CTL and D outputs in the logic 0 state and ignores any activity on
the LREQ signal. The timing for interface reset is shown in Figure 19
and Figure 20.
T
LPS_RESET
T
RESTORE
ISO
SYSCLK
CTL0, CTL1
D0 – D7
LREQ
LPS
(low)
(a)
(c)
(d)
(b)
T
LPSL
T
LPSH
SV01810
Figure 19.
Interface Reset, ISO Low
相關(guān)PDF資料
PDF描述
PDI40C1D00
PDI40C1300
PDI40C130R
PDI40C130X
PDI40C13R0
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PDI1394P24BD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:LINE TRANSCEIVER|CMOS|4 DRIVER|4 RCVR|QFP|64PIN|PLASTIC
PDI1394P25 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:1-port 400 Mbps physical layer interface
PDI1394P25BD 功能描述:輸入/輸出控制器接口集成電路 1394 1 PORT 400 MB/S PHY RoHS:否 制造商:Silicon Labs 產(chǎn)品: 輸入/輸出端數(shù)量: 工作電源電壓: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:QFN-64 封裝:Tray
PDI1394P25BD,118 制造商:NXP Semiconductors 功能描述:1394 1 PORT 400 MB/S PHY - Tape and Reel
PDI1394P25BD,151 制造商:NXP Semiconductors 功能描述:1394 1 PORT 400 MB/S PHY - Trays