參數(shù)資料
型號(hào): RG82845MP
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁(yè)數(shù): 107/157頁(yè)
文件大?。?/td> 1407K
代理商: RG82845MP
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)當(dāng)前第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)
Intel
82845MP/82845MZ Chipset-Mobile (MCH-M)
250687-002
Datasheet
53
R
3.7.4.
PCISTS – PCI Status Register – Device #0
Address Offset:
06-07h
Default Value:
0090h
Access:
Read Only, Read/Write Clear
Size:
16 bits
PCISTS is a 16-bit status register that reports the occurrence of error events on Device #0’s on the hub
interface. Since MCH-M Device #0 is the host-to-hub interface A bridge, many of the bits are not
implemented.
Bit
Description
15
Reserved
14
Signaled System Error (SSE) (R/WC). This bit is set to 1 when MCH-M Device #0 generates an
SERR message over hub interface for any enabled Device #0 error condition. Device #0 error
conditions are enabled in the PCICMD and ERRCMD registers. Device #0 error flags are read/reset
from the PCISTS or ERRSTS registers. Software sets SSE to 0 by writing a 1 to this bit.
13
Received Master Abort Status (RMAS) (R/WC). This bit is set when the MCH-M generates a hub
interface request that receives a Master Abort completion packet or Master Abort Special Cycle.
Software clears this bit by writing a 1 to it.
12
Received Target Abort Status (RTAS) (R/WC). This bit is set when the MCH-M generates a hub
interface request that receives a Target Abort completion packet or Target Abort Special Cycle.
Software clears this bit by writing a 1 to it.
11
Signaled Target Abort Status (STAS) (RO). The MCH-M will not generate a Target Abort hub
interface completion packet or Special Cycle. This bit is not implemented in the MCH-M and is
hardwired to a 0. Writes to this bit position have no effect.
10:9
DEVSEL Timing (DEVT). Hub interface does not comprehend DEVSEL# protocol. These bits are
hardwired to “00”. Writes to these bit positions have no effect.
8
Master Data Parity Error Detected (DPD) (RO). PERR signaling and messaging are not
implemented by the MCH-M therefore this bit is hardwired to 0. Writes to this bit position have no
effect.
7
Fast Back-to-Back Capable (FB2B). This bit is hardwired to 1. Writes to this bit position have no
effect.
6:5
Reserved
4
Capability List (CLIST) (RO). This bit is set to 1 to indicate to the configuration software that this
device/function implements a list of new capabilities. A list of new capabilities is accessed via register
CAPPTR at configuration address offset 34h. Register CAPPTR contains an offset pointing to the
start address within configuration space of this device where the AGP Capability standard register
resides.
3:0
Reserved
相關(guān)PDF資料
PDF描述
RG82845MZ Controller Miscellaneous - Datasheet Reference
RG82870P2 Controller Miscellaneous - Datasheet Reference
RH5RE36AA-T1-FA 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RH5RE56AA-T1-FA 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RE5RE36AA-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RG82845MP S L66J 制造商:Intel 功能描述:Chipset Memory Controller Hub Mobile 593-Pin FCBGA
RG82845MZ 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Controller Miscellaneous - Datasheet Reference
RG82845PE S L6H5 制造商:Intel 功能描述:CHIPSTGMCH 82845PE HT-PBGA760
RG82845PESL6Q3 制造商:Intel 功能描述:Chipsets
RG82845-SL5V7 制造商:Intel 功能描述:INTEL 845G GRAPHICS AND MEMORY CONTROLLER HUB(GMCH)