參數(shù)資料
型號(hào): RG82845MP
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁(yè)數(shù): 68/157頁(yè)
文件大?。?/td> 1407K
代理商: RG82845MP
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)當(dāng)前第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)
Intel
82845MP/82845MZ Chipset-Mobile (MCH-M)
18
Datasheet
250687-002
R
1.4.
AGP Interface
A single AGP component or connector (not both) is supported by the Intel 845MP/845MZ Chipset
MCH-M AGP interface. The AGP buffers operate only in 1.5-V mode. They are not 3.3-V safe.
The AGP interface supports 1x/2x/4x AGP signaling and 2x/4x Fast Writes. AGP semantic cycles to
DRAM are not snooped on the host bus. PCI semantic cycles to DRAM are snooped on the host bus. The
MCH-M supports PIPE# or SBA[7:0] AGP address mechanisms, but not both simultaneously. Either the
PIPE# or the SBA[7:0] mechanism must be selected during system initialization. Both upstream and
downstream addressing is limited to 32 bits for AGP and AGP/PCI transactions. The MCH-M contains a
32-deep AGP request queue. High priority accesses are supported. All accesses from the AGP/PCI
interface that fall within the Graphics Aperture address range pass through an address translation
mechanism with a fully associative 20 entry TLB. Accesses between AGP and hub interface are limited
to memory writes originating from the hub interface destined for AGP. The AGP interface is clocked
from a dedicated 66MHz clock (66IN). The AGP-to-host/core interface is asynchronous.
Consult the latest AGP Busy and Stop Protocol Specification for more information.
1.5.
Hub Interface
The 8-bit hub interface connects the MCH-M to the ICH3-M. All communication between the MCH-M
and the ICH3-M occurs over the hub interface. The hub interface runs at 66 MHz/266 MB/s. Aside from
the obvious traffic types, the following communication also occur over hub interface:
Interrupt related messages
Power management events as messages
SMI, SCI, and SERR error indication messages
It is assumed that the hub interface is always connected to an ICH3-M. This is a proprietary interconnect
between the MCH-M and the ICH3-M.
1.6.
MCH-M Clocking
The MCH-M has the following clock input pins:
Differential BCLK[1:0] for the host interface
66-MHz clock input for the AGP and hub interface
Clock Synthesizer chip(s) are responsible for generating the system Host clocks, AGP and hub interface
clocks, PCI clocks, and DRAM clocks. The Host target speed is 400 MT/s. The MCH-M does not
require any relationship between the HCLKIN host clock and the 66-MHz clock generated for AGP and
hub interface; they are totally asynchronous from each other. The AGP and hub interface runs at a
constant 66-MHz base frequency. The hub interface runs at 4x, while AGP transfers may be 1x, 2x, or
4x.
The following tables indicate the frequency ratios between the various interfaces that the MCH-M
supports.
相關(guān)PDF資料
PDF描述
RG82845MZ Controller Miscellaneous - Datasheet Reference
RG82870P2 Controller Miscellaneous - Datasheet Reference
RH5RE36AA-T1-FA 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RH5RE56AA-T1-FA 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RE5RE36AA-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RG82845MP S L66J 制造商:Intel 功能描述:Chipset Memory Controller Hub Mobile 593-Pin FCBGA
RG82845MZ 制造商:未知廠(chǎng)家 制造商全稱(chēng):未知廠(chǎng)家 功能描述:Controller Miscellaneous - Datasheet Reference
RG82845PE S L6H5 制造商:Intel 功能描述:CHIPSTGMCH 82845PE HT-PBGA760
RG82845PESL6Q3 制造商:Intel 功能描述:Chipsets
RG82845-SL5V7 制造商:Intel 功能描述:INTEL 845G GRAPHICS AND MEMORY CONTROLLER HUB(GMCH)