參數(shù)資料
型號: SA9025
廠商: NXP SEMICONDUCTORS
元件分類: 通信及網(wǎng)絡(luò)
英文描述: 900 MHz transmit modulator and 2.2 GHz fractional-N synthesizer
中文描述: SPECIALTY TELECOM CIRCUIT, PQFP48
封裝: 7 X 7 X 1.40 MM, PLASTIC, LQFP-48
文件頁數(shù): 17/23頁
文件大?。?/td> 134K
代理商: SA9025
Philips Semiconductors
Objective specification
SA9025
900 MHz transmit modulator and 2.2 GHz
fractional–N synthesizer
1997 Aug 01
17
MODES OF OPERATION
There are two power saving modes of operation which the circuit
can be put into, dependent on the status of the system. The
intention of these different modes is to disable circuitry that is not in
use at the time in order to reduce power consumption. During sleep
mode, only circuitry which is required to provide a master clock to
the digital portion of the system is enabled. During receive mode,
circuitry which is used to perform the receive function and provide a
master clock is enabled. In transmit mode all the functions of the
circuit are enabled which are required to perform transmit, receive
and provide master clock. When the circuit is powered for the first
time, it is in DUAL MODE SLEEP.
Mode Programming
Mode
Dual Mode AMPS
Mode Setting and BlockStatus (X = ON)
Sleep
RX
TX
Logic
TX
EN
PD1
0
0
1
0
1
1
PD2
0
1
1
SE–>SYNen
0
0
1
TM
0
0
0
SM1
0
0
1
SM2
0
1
1
Main loop, Ndivider, RXLO buffer
X
X
PD1
Aux loop, Adivider
X
X
PD2
Rdivider
X
X
PD1 .OR. PD2
Offset VCO, Mdivider
X
SE (+delay) See
SE–>SYN
EN
diagram
SM2
RCL buffer
X
X
MCL buffer, reference input
X
X
X
1 (always ON)
DUAL
TX
PA
X
(.not. TM) .and. TX
EN
.and. SM1
TXLO buffer, SSB up–converter
X
SM1
I/Q MODULATOR, VGA
X
TXEN .AND. SM1
Control Logic
X
X
X
1 (always ON)
Main Divider
The input signal on RX
LO
is amplified to a logic level by a balanced
input comparator giving a common mode rejection. This input stage
is enabled by serial control bit PD1 = 1. Disabling means that all
currents in the comparator are switched off. The main divider is built
up to be a 16-bit counter.
The loading of the work registers FMOD, NF and NMAIN is
synchronized with the state of the main counter to avoid extra phase
disturbance when switching over to another main divider ratio as is
explained in the Serial Programming Input chapter.
At the completion of a main divider cycle, a main divider output
pulse is generated which will drive the main phase comparator.
Also, the fractional accumulator is incremented with NF. The
accumulator works modulo Q. Q is preset by the serial control bit
FMOD to 8 when FMOD = ‘0’. Each time the accumulator
overflows, the total divide ratio will be NMAIN + 1 for the next cycle.
The mean division ratio over Q main divider cycles will then be:
NQ
NMAIN
NF
Q
Synchronization is provided to avoid a random phase on the phase
detector upon the loading of a new ratio and when powering up the
loop.
Auxiliary Divider
The input signal on INA is amplified to logic level by a single-ended
input buffer, which accepts low level AC-coupled input signals. This
input stage is enabled if the serial control bit PD2 = ‘1’. Disabling
means that all currents in the buffer and prescaler are switched off.
The auxiliary divider is programmed with 14 bits and has continuous
integer division ratios over the range of 128 to 16,384.
Reference Divider (Figure 8)
The input can be driven by a differential crystal input or an external
TCXO. This input stage is enabled by the OR function of the serial
input bits PD1 and PD2. Disabling means that all currents are
switched off. The reference divider consists of a programmable
divide by N
REF
(N
REF
= 4 to 1,023) followed by a 3-bit binary
counter. The 2 bit SM determines which of the four output pulses is
selected as the main phase detector signal. To obtain the best time
spacing for the main and auxiliary reference signals, a different
output will be used for the auxiliary phase detector, reducing the
possibility of unwanted interactions.
相關(guān)PDF資料
PDF描述
SA910 Variable gain RF predriver amplifier
SA9500 Dual-band, CDMA/AMPS downconverter IC
SA9500DH DD24661
SA9502 Dual-band, CDMA/AMPS downconverter IC
SA9502DH Dual-band, CDMA/AMPS downconverter IC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SA90A 功能描述:TVS 二極管 - 瞬態(tài)電壓抑制器 SA90A Uni-Directional RoHS:否 制造商:Vishay Semiconductors 極性:Bidirectional 工作電壓: 擊穿電壓:58.9 V 鉗位電壓:77.4 V 峰值浪涌電流:38.8 A 系列: 封裝 / 箱體:DO-214AB 最小工作溫度:- 55 C 最大工作溫度:+ 150 C
SA90A _AY _10001 制造商:PanJit Touch Screens 功能描述:
SA90A/1 功能描述:TVS 二極管 - 瞬態(tài)電壓抑制器 500W 90V 5% Unidir RoHS:否 制造商:Vishay Semiconductors 極性:Bidirectional 工作電壓: 擊穿電壓:58.9 V 鉗位電壓:77.4 V 峰值浪涌電流:38.8 A 系列: 封裝 / 箱體:DO-214AB 最小工作溫度:- 55 C 最大工作溫度:+ 150 C
SA90A/4 功能描述:TVS 二極管 - 瞬態(tài)電壓抑制器 500W 90V 5% Unidir RoHS:否 制造商:Vishay Semiconductors 極性:Bidirectional 工作電壓: 擊穿電壓:58.9 V 鉗位電壓:77.4 V 峰值浪涌電流:38.8 A 系列: 封裝 / 箱體:DO-214AB 最小工作溫度:- 55 C 最大工作溫度:+ 150 C
SA90A/54 功能描述:TVS 二極管 - 瞬態(tài)電壓抑制器 500W 90V 5% Unidir RoHS:否 制造商:Vishay Semiconductors 極性:Bidirectional 工作電壓: 擊穿電壓:58.9 V 鉗位電壓:77.4 V 峰值浪涌電流:38.8 A 系列: 封裝 / 箱體:DO-214AB 最小工作溫度:- 55 C 最大工作溫度:+ 150 C