參數(shù)資料
型號: XC2S150-6FG456C
廠商: Xilinx Inc
文件頁數(shù): 38/99頁
文件大?。?/td> 0K
描述: IC FPGA 2.5V C-TEMP 456-FBGA
標(biāo)準(zhǔn)包裝: 60
系列: Spartan®-II
LAB/CLB數(shù): 864
邏輯元件/單元數(shù): 3888
RAM 位總計: 49152
輸入/輸出數(shù): 260
門數(shù): 150000
電源電壓: 2.375 V ~ 2.625 V
安裝類型: 表面貼裝
工作溫度: 0°C ~ 85°C
封裝/外殼: 456-BBGA
供應(yīng)商設(shè)備封裝: 456-FBGA
Spartan-II FPGA Family: Functional Description
DS001-2 (v2.8) June 13, 2008
Module 2 of 4
Product Specification
43
R
ground metallization. The IC internal ground level deviates
from the external system ground level for a short duration (a
few nanoseconds) after multiple outputs change state
simultaneously.
Ground bounce affects stable Low outputs and all inputs
because they interpret the incoming signal by comparing it
to the internal ground. If the ground bounce amplitude
exceeds the actual instantaneous noise margin, then a
non-changing input can be interpreted as a short pulse with
a polarity opposite to the ground bounce.
Table 18 provides the guidelines for the maximum number
of simultaneously switching outputs allowed per output
power/ground pair to avoid the effects of ground bounce.
Refer to Table 19 for the number of effective output
power/ground pairs for each Spartan-II device and package
combination.
Termination Examples
Creating a design with the Versatile I/O features requires
the instantiation of the desired library primitive within the
design code. At the board level, designers need to know the
termination techniques required for each I/O standard.
This section describes some common application examples
illustrating the termination techniques recommended by
each of the standards supported by the Versatile I/O
features. For a full range of accepted values for the DC
voltage specifications for each standard, refer to the table
associated with each figure.
The resistors used in each termination technique example
and the transmission lines depicted represent board level
components and are not meant to represent components
on the device.
Table 18: Maximum Number of Simultaneously
Switching Outputs per Power/Ground Pair
Package
Standard
CS, FG
PQ,
TQ, VQ
LVTTL Slow Slew Rate, 2 mA drive
68
36
LVTTL Slow Slew Rate, 4 mA drive
41
20
LVTTL Slow Slew Rate, 6 mA drive
29
15
LVTTL Slow Slew Rate, 8 mA drive
22
12
LVTTL Slow Slew Rate, 12 mA drive
17
9
LVTTL Slow Slew Rate, 16 mA drive
14
7
LVTTL Slow Slew Rate, 24 mA drive
9
5
LVTTL Fast Slew Rate, 2 mA drive
40
21
LVTTL Fast Slew Rate, 4 mA drive
24
12
LVTTL Fast Slew Rate, 6 mA drive
17
9
LVTTL Fast Slew Rate, 8 mA drive
13
7
LVTTL Fast Slew Rate, 12 mA drive
10
5
LVTTL Fast Slew Rate, 16 mA drive
8
4
LVTTL Fast Slew Rate, 24 mA drive
5
3
LVCMOS2
10
5
PCI
8
4
GTL
4
GTL+
4
HSTL Class I
18
9
HSTL Class III
9
5
HSTL Class IV
5
3
SSTL2 Class I
15
8
SSTL2 Class II
10
5
SSTL3 Class I
11
6
SSTL3 Class II
7
4
CTT
14
7
AGP
9
5
Notes:
1.
This analysis assumes a 35 pF load for each output.
Table 19: Effective Output Power/Ground Pairs for
Spartan-II Devices
Pkg.
XC2S
15
XC2S
30
XC2S
50
XC2S
100
XC2S
150
XC2S
200
VQ100
8
-
---
CS144
12
-
TQ144
12
-
PQ208
-
16
FG256
-
16
FG456
-
48
Table 18: Maximum Number of Simultaneously
Switching Outputs per Power/Ground Pair
Package
Standard
CS, FG
PQ,
TQ, VQ
相關(guān)PDF資料
PDF描述
745530-3 CONN BACK COVER SLIDE ON DB25
93AA86A-I/MS IC EEPROM 16KBIT 2048X8 8-MSOP
XC2S150-5FG456I IC FPGA 2.5V I-TEMP 456-FBGA
XC3S500E-4FG320I IC FPGA SPARTAN 3E 320FBGA
25LC040AT-I/MNY IC EEPROM SER 4K 512X8 8TDFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC2S150-6FG456I 制造商:Xilinx 功能描述:
XC2S150-6FGG256C 制造商:Xilinx 功能描述:FPGA SPARTAN-II 150K GATES 3888 CELLS 263MHZ 2.5V 256FBGA - Trays 制造商:Xilinx 功能描述:FPGA, 864 CLBS, 150000 GATES, 263 MHz, PBGA256
XC2S150-6FGG256I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family
XC2S150-6FGG456C 制造商:Xilinx 功能描述:FPGA SPARTAN-II 150K GATES 3888 CELLS 263MHZ 2.5V 456FBGA - Trays 制造商:Xilinx 功能描述:IC FPGA 260 I/O 456FBGA 制造商:Xilinx 功能描述:IC FPGA SPARTAN-2C 150K 456FBGA
XC2S150-6FGG456I 制造商:XILINX 制造商全稱:XILINX 功能描述:Spartan-II FPGA Family