參數(shù)資料
型號: XC3S50AN-4TQ144I
廠商: Xilinx Inc
文件頁數(shù): 3/123頁
文件大小: 0K
描述: IC FPGA SPARTAN 3AN 144TQFP
標準包裝: 60
系列: Spartan®-3AN
LAB/CLB數(shù): 176
邏輯元件/單元數(shù): 1584
RAM 位總計: 55296
輸入/輸出數(shù): 108
門數(shù): 50000
電源電壓: 1.14 V ~ 1.26 V
安裝類型: 表面貼裝
工作溫度: -40°C ~ 100°C
封裝/外殼: 144-LQFP
供應商設備封裝: 144-TQFP(20x20)
Spartan-3AN FPGA Family: Pinout Descriptions
DS557 (v4.1) April 1, 2011
Product Specification
100
FGG484: 484-Ball Fine-Pitch Ball Grid Array
The 484-ball fine-pitch ball grid array, FGG484, supports both the XC3S700AN and the XC3S1400AN FPGAs. There are
three pinout differences, as described in Table 81.
Table 78 lists all the FGG484 package pins. They are sorted by bank number and then by pin name. Pins that form a
differential I/O pair appear together in the table. The table also shows the pin number for each pin and the pin type (as
defined in Table 62).
The shaded rows indicate pinout differences between the XC3S700AN and the XC3S1400AN FPGAs. The XC3S700AN
has three unconnected balls, indicated as N.C. and with a black diamond (
) in Table 78 and Figure 23.
An electronic version of this package pinout table and footprint diagram is available for download from the Xilinx website at:
Pinout Table
Table 78: Spartan-3AN FGG484 Pinout
Bank
Pin Name
FGG484
Ball
Type
0
IO_L01N_0
D18
I/O
0
IO_L01P_0
E17
I/O
0
IO_L02N_0
C19
I/O
0
IO_L02P_0/VREF_0
D19
VREF
0
IO_L03N_0
A20
I/O
0
IO_L03P_0
B20
I/O
0
IO_L04N_0
F15
I/O
0
IO_L04P_0
E15
I/O
0
IO_L05N_0
A18
I/O
0
IO_L05P_0
C18
I/O
0
IO_L06N_0
A19
I/O
0
IO_L06P_0/VREF_0
B19
VREF
0
IO_L07N_0
C17
I/O
0
IO_L07P_0
D17
I/O
0
IO_L08N_0
C16
I/O
0
IO_L08P_0
D16
I/O
0
IO_L09N_0
E14
I/O
0
IO_L09P_0
C14
I/O
0
IO_L10N_0
A17
I/O
0
IO_L10P_0
B17
I/O
0
IO_L11N_0
C15
I/O
0
IO_L11P_0
D15
I/O
0
IO_L12N_0/VREF_0
A15
VREF
0
IO_L12P_0
A16
I/O
0
IO_L13N_0
A14
I/O
0
IO_L13P_0
B15
I/O
0
IO_L14N_0
E13
I/O
0
IO_L14P_0
F13
I/O
0
IO_L15N_0
C13
I/O
0
IO_L15P_0
D13
I/O
0
IO_L16N_0
A13
I/O
0
IO_L16P_0
B13
I/O
0
IO_L17N_0/GCLK5
E12
GCLK
0
IO_L17P_0/GCLK4
C12
GCLK
0
IO_L18N_0/GCLK7
A11
GCLK
0
IO_L18P_0/GCLK6
A12
GCLK
0
IO_L19N_0/GCLK9
C11
GCLK
0
IO_L19P_0/GCLK8
B11
GCLK
0
IO_L20N_0/GCLK11
E11
GCLK
0
IO_L20P_0/GCLK10
D11
GCLK
0
IO_L21N_0
C10
I/O
0
IO_L21P_0
A10
I/O
0
IO_L22N_0
A8
I/O
0
IO_L22P_0
A9
I/O
0
IO_L23N_0
E10
I/O
0
IO_L23P_0
D10
I/O
0
IO_L24N_0/VREF_0
C9
VREF
0
IO_L24P_0
B9
I/O
0
IO_L25N_0
C8
I/O
0
IO_L25P_0
B8
I/O
0
IO_L26N_0
A6
I/O
0
IO_L26P_0
A7
I/O
0
IO_L27N_0
C7
I/O
0
IO_L27P_0
D7
I/O
0
IO_L28N_0
A5
I/O
0
IO_L28P_0
B6
I/O
Table 78: Spartan-3AN FGG484 Pinout (Cont’d)
Bank
Pin Name
FGG484
Ball
Type
相關(guān)PDF資料
PDF描述
748333-2 CONTACT, HD22 PIN, 30AU
748333-5 CONTACT, HD22 PIN, FLAU
24LC024-E/MS IC EEPROM 2KBIT 400KHZ 8MSOP
24C02CT-E/MNY IC SRL EEPROM 256KX8 V 8-TDFN
24LC08BT-E/MNY IC EEPROM 8KBIT 400KHZ 8TDFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XC3S50AN-4TQG144C 功能描述:IC SPARTAN-3AN FPGA 50K 144TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-3AN 標準包裝:60 系列:XP LAB/CLB數(shù):- 邏輯元件/單元數(shù):10000 RAM 位總計:221184 輸入/輸出數(shù):244 門數(shù):- 電源電壓:1.71 V ~ 3.465 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:388-BBGA 供應商設備封裝:388-FPBGA(23x23) 其它名稱:220-1241
XC3S50AN-4TQG144CES 制造商:Xilinx 功能描述:
XC3S50AN-4TQG144I 功能描述:IC FPGA SPARTAN-3AN50K 144-TQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場可編程門陣列) 系列:Spartan®-3AN 標準包裝:60 系列:XP LAB/CLB數(shù):- 邏輯元件/單元數(shù):10000 RAM 位總計:221184 輸入/輸出數(shù):244 門數(shù):- 電源電壓:1.71 V ~ 3.465 V 安裝類型:表面貼裝 工作溫度:0°C ~ 85°C 封裝/外殼:388-BBGA 供應商設備封裝:388-FPBGA(23x23) 其它名稱:220-1241
XC3S50AN-4TQG144ICES 制造商:Xilinx 功能描述:
XC3S50AN-5FT256C 制造商:Xilinx 功能描述:SPARTAN3AN - Trays 制造商:Xilinx 功能描述:IC FPGA SPARTAN-3AN 50K 256BGA 制造商:Xilinx 功能描述:IC FPGA 195 I/O 256FTBGA