參數(shù)資料
型號: XCF08PVOG48C
廠商: Xilinx Inc
文件頁數(shù): 20/35頁
文件大小: 0K
描述: IC PROM SRL 1.8V 8M GATE 48TSOP
產(chǎn)品變化通告: VOG48 New Shipping Trays Notification 25/Apr/2011
標(biāo)準(zhǔn)包裝: 96
可編程類型: 系統(tǒng)內(nèi)可編程
存儲容量: 8Mb
電源電壓: 1.65 V ~ 2 V
工作溫度: -40°C ~ 85°C
封裝/外殼: 48-TFSOP(0.724",18.40mm 寬)
供應(yīng)商設(shè)備封裝: 48-TSOP
包裝: 管件
產(chǎn)品目錄頁面: 601 (CN2011-ZH PDF)
其它名稱: 122-1454-5
Platform Flash In-System Programmable Configuration PROMs
DS123 (v2.18) May 19, 2010
Product Specification
27
R
CEO
06
Data Out
Chip Enable Output. Chip Enable Output (CEO) is connected
to the CE input of the next PROM in the chain. This output is
Low when CE is Low and OE/RESET input is High, AND the
internal address counter has been incremented beyond its
Terminal Count (TC) value or the PROM does not contain any
blocks that correspond to the selected revision. CEO returns
to High when OE/RESET goes Low or CE goes High.
10
D2
05
Output Enable
EN_EXT_SEL
31
Data In
Enable External Selection Input. When this pin is Low, design
revision selection is controlled by the Revision Select pins.
When this pin is High, design revision selection is controlled
by the internal programmable Revision Select control bits.
EN_EXT_SEL has an internal 50 k
Ω resistive pull-up to
VCCO to provide a logic 1 to the device if the pin is not driven.
25
H4
REV_SEL0
30
Data In
Revision Select[1:0] Inputs. When the EN_EXT_SEL is Low,
the Revision Select pins are used to select the design
revision to be enabled, overriding the internal programmable
Revision Select control bits. The Revision Select[1:0] inputs
have an internal 50 k
Ω resistive pull-up to V
CCO to provide a
logic 1 to the device if the pins are not driven.
26
G3
REV_SEL1
29
Data In
27
G4
BUSY
12
Data In
Busy Input. The BUSY input is enabled when parallel mode
is selected for configuration. When BUSY is High, the internal
address counter stops incrementing and the current data
remains on the data pins. On the first rising edge of CLK after
BUSY transitions from High to Low, the data for the next
address is driven on the data pins. When serial mode or
decompression is enabled during device programming, the
BUSY input is disabled. BUSY has an internal 50 k
Ω resistive
pull-down to GND to provide a logic 0 to the device if the pin
is not driven.
5C1
CLKOUT
08
Data Out
Configuration Clock Output. An internal Programmable
control bit enables the CLKOUT signal, which is sourced from
either the internal oscillator or the CLK input pin. Each rising
edge of the selected clock source increments the internal
address counter if data is available, CE is Low, and
OE/RESET is High. Output data is available on the rising
edge of CLKOUT. CLKOUT is disabled if CE is High or
OE/RESET is Low. If decompression is enabled, CLKOUT is
parked High when decompressed data is not ready. When
CLKOUT is disabled, the CLKOUT pin is put into a high-Z
state. If CLKOUT is used, then it must be pulled High
externally using a 4.7 k
Ω pull-up to V
CCO.
9C2
07
Output Enable
TMS
Mode Select
JTAG Mode Select Input. The state of TMS on the rising edge
of TCK determines the state transitions at the Test Access Port
(TAP) controller. TMS has an internal 50 k
Ω resistive pull-up to
VCCJ to provide a logic 1 to the device if the pin is not driven.
21
E2
TCK
Clock
JTAG Clock Input. This pin is the JTAG test clock. It
sequences the TAP controller and all the JTAG test and
programming electronics.
20
H3
TDI
Data In
JTAG Serial Data Input. This pin is the serial input to all JTAG
instruction and data registers. TDI has an internal 50 k
Ω
resistive pull-up to VCCJ to provide a logic 1 to the device if
the pin is not driven.
19
G1
TDO
Data Out
JTAG Serial Data Output. This pin is the serial output for all
JTAG instruction and data registers. TDO has an internal
50 k
Ω resistive pull-up to V
CCJ to provide a logic 1 to the
system if the pin is not driven.
22
E6
Table 13: XCFxxP Pin Names and Descriptions (VO48/VOG48 and FS48/FSG48) (Cont’d)
Pin Name
Boundary-
Scan Order
Boundary-
Scan
Function
Pin Description
48-pin
TSOP
(VO48/
VOG48)
48-pin
TFBGA
(FS48/
FSG48)
相關(guān)PDF資料
PDF描述
TPSY106K035R0250 CAP TANT 10UF 35V 10% 2917
LTC4252-1IMS8#PBF IC CNTRLR HOTSWAP NEGVOLT 8-MSOP
XCF08PFSG48C IC PROM SRL 1.8V 8M GATE 48CSBGA
VI-B3M-EU-B1 CONVERTER MOD DC/DC 10V 200W
T86E476M020EBAS CAP TANT 47UF 20V 20% 2917
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCF08PVOG48C0936 制造商:Xilinx 功能描述:XLXXCF08PVOG48C0936 PROM
XCF10 制造商:Johnson Electric / Parlex Corporation 功能描述: 制造商:Johnson Electric / Saia-Burgess 功能描述:Catalogue / XCF10 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF10
XCF10-81-J1Z1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF10-81-J1Z1
XCF10-J1 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF10-J1
XCF10-J2 制造商:SAIA - BURGESS ELECTRONICS INC. 功能描述:Catalogue / XCF10-J2