參數(shù)資料
型號: 82845GV
廠商: INTEL CORP
元件分類: 外設(shè)及接口
英文描述: Intel 82845G/82845GL/82845GV Graphics and Memory Controller Hub (GMCH)
中文描述: MULTIFUNCTION PERIPHERAL, PBGA760
封裝: 37.50 X 37.50 MM, 1 MM PITCH, FLIP CHIP, BGA-760
文件頁數(shù): 32/193頁
文件大?。?/td> 2990K
代理商: 82845GV
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁當前第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁
Signal Description
32
Intel
82845G/82845GL/82845GV GMCH Datasheet
2.4.6
PCI Pins during PCI Transactions on AGP Interface
The PCI signals described in
Section 2.4.5
behave according to
PCI Local Bus Specification,
Revision 2.1
, when used to perform PCI transactions on the AGP Interface.
2.5
Multiplexed Intel
DVO Device Signal Interfaces
The DVO signals, described in the following table, are multiplexed with the AGP signals.
Name
Type
Description
DVOB_CLK;
DVOB_CLK#
O
AGP
DVOB Clock Output:
These signals provide a differential pair reference
clock that can run up to 165 MHz. Formerly known by:
DVOB_CLKOUT0=DVOB_CLK and DVOB_CLKOUT1=DVOB_CLK#. Care
should be taken to be sure that DVOB_CLK is connected to the primary clock
receiver of the Intel
DVO device.
DVOB_D[11:0]
O
AGP
DVOB Data:
This data bus is used to drive 12-bit pixel data on each edge of
DVOB_CLK(#). This provides 24 bits of data per clock.
DVOB_HSYNC
O
AGP
Horizontal Sync:
This is the HSYNC signal for the DVOB interface. The
active polarity of the signal is programmable.
DVOB_VSYNC
O
AGP
Vertical Sync:
This is the VSYNC signal for the DVOB interface. The active
polarity of the signal is programmable.
DVOB_BLANK#
O
AGP
Flicker Blank or Border Period Indication:
DVOB_BLANK# is a
programmable output pin driven by the GMCH. When programmed as a
blank period indication, this pin indicates active pixels excluding the border.
When programmed as a border period indication, this pin indicates active
pixel including the border pixels.
DVOBC_CLKINT#
I
AGP
DVOBC Pixel Clock Input/Interrupt:
This signal may be selected as the
reference input to the dot clock PLL (DPLL) for the multiplexed DVO devices.
This pin may also be programmed to be an interrupt input for either of the
multiplexed DVO devices.
DVOB_FLDSTL
I
AGP
TV Field and Flat Panel Stall Signal:
This input can be programmed to be
either a TV Field input from the TV encoder or Stall input from the flat panel.
When used as a Field input, it synchronizes the overlay field with the TV
encoder field when the overlay is displaying an interleaved source. When
used as the Stall input, it indicates that the pixel pipeline should stall one
horizontal line. The polarity is programmable for both modes and the input
may be disabled completely.
DVOC_CLK;
DVOC_CLK#
O
AGP
DVOC Clock Output:
These pins provide a differential pair reference clock
that can run up to 165 MHz. Formerly known by:
DVOC_CLKOUT0=DVOC_CLK and DVOC_CLKOUT1=DVOC_CLK#. Care
should be taken to be sure that DVOC_CLK is connected to the primary
clock receiver of the DVO device.
DVOC_D[11:0]
O
AGP
DVOC Data:
This data bus is used to drive 12-bit pixel data on each edge of
DVOC_CLK(#). This provides 24 bits of data per clock.
DVOC_HSYNC
O
AGP
Horizontal Sync:
This is the HSYNC signal for the DVOC interface. The
active polarity of the signal is programmable.
DVOC_VSYNC
O
AGP
Vertical Sync:
This is the VSYNC signal for the DVOC interface. The active
polarity of the signal is programmable.
DVOC_BLANK#
O
AGP
Flicker Blank or Border Period Indication:
DVOC_BLANK# is a
programmable output pin driven by the GMCH. When programmed as a
blank period indication, this signal indicates active pixels excluding the
border. When programmed as a border period indication, this signal indicates
active pixel including the border pixels.
相關(guān)PDF資料
PDF描述
82845Gx Intel 82845G/82845GL/82845GV Graphics and Memory Controller Hub (GMCH)
82845MP Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845Mx Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MZ Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845PE 82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
82845GX 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 82845G/82845GL/82845GV Graphics and Memory Controller Hub (GMCH)
82845MP 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MX 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MZ 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845PE 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)