參數(shù)資料
型號: AD6653BCPZ-150
廠商: ANALOG DEVICES INC
元件分類: 無繩電話/電話
英文描述: IF Diversity Receiver
中文描述: TELECOM, CELLULAR, BASEBAND CIRCUIT, QCC64
封裝: 9 X 9 MM, ROHS COMPLIANT, MO-220VMMD-4, LFCSP-64
文件頁數(shù): 46/80頁
文件大?。?/td> 1998K
代理商: AD6653BCPZ-150
AD6653
Rev. 0 | Page 46 of 80
Addr.
(Hex)
0x0D
Register
Name
Test Mode
(Local)
Bit 7
(MSB)
Open
Bit 6
Open
Bit 5
Reset
PN long
sequence
Bit 4
Reset
PN short
sequence
Bit 3
Open
Bit 2
Bit 1
Bit 0
(LSB)
Default
Value
(Hex)
0x00
Default
Notes/
Comments
When
enabled, the
test data is
placed on
the output
pins
in place of
ADC output
data
Output test mode
000 = off (default)
001 = midscale short
010 = positive FS
011 = negative FS
100 = alternating
checkerboard
101 = PN long sequence
110 = PN short sequence
111 = one/zero word toggle
0x10
Offset
Adjust
(Local)
Output Mode
Open
Open
Offset adjust in LSBs from +31 to 32 (twos complement format)
0x00
0x14
Drive
strength
0 V to 3.3 V
CMOS or
ANSI
LVDS
1 V to 1.8 V
CMOS or
reduced
LVDS
(global)
Invert
DCO clock
Output
type
0 = CMOS
1 = LVDS
(global)
Interleaved
CMOS
(global)
Output
enable
bar
(local)
Open
Output
invert
(local)
00 = offset binary
01 = twos complement
01 = gray code
11 = offset binary
(local)
0x00
Configures
the outputs
and the
format of
the data
0x16
Clock Phase
Control
(Global)
Open
Open
Open
Open
Input clock divider phase adjust
000 = no delay
001 = 1 input clock cycle
010 = 2 input clock cycles
011 = 3 input clock cycles
100 = 4 input clock cycles
101 = 5 input clock cycles
110 = 6 input clock cycles
111 = 7 input clock cycles
DCO clock delay
(delay = 2500 ps × register value/31)
00000 = 0 ps
00001 = 81 ps
00010 = 161 ps
11110 = 2419 ps
11111 = 2500 ps
Open
Open
0x00
Allows
selection of
clock delays
into the
input clock
divider
0x17
DCO Output
Delay
(Global)
Open
Open
Open
0x00
0x18
VREF Select
(Global)
Reference voltage
selection
00 = 1.25 V p-p
01 = 1.5 V p-p
10 = 1.75 V p-p
11 = 2.0 V p-p
(default)
Open
Open
Open
Open
0xC0
Digital Feature Control Registers
0x100
Sync Control
(Global)
Signal
monitor
sync
enable
Open
Half-band
next sync
only
Half-band
sync
enable
NCO32
next
sync only
NCO32
sync
enable
Clock
divider next
sync only
Clock
divider
sync
enable
f
S
/8 next
sync only
Master
sync
enable
0x00
0x101
f
S
/8 Output
Mix Control
(Global)
FIR Filter
and Output
Mode
Control
(Global)
Open
f
S
/8 start state
Open
Open
f
S
/8 sync
enable
0x00
0x102
Open
Open
Open
Open
FIR gain
0 = gain of
2
1 = gain of
1
Half-band
decimation
phase
f
S
/8 output
mix disable
Complex
output
enable
FIR filter
enable
0x00
0x103
Digital Filter
Control
(Global)
Fast Detect
Control
(Local)
Open
Open
Open
Open
Spectral
reversal
High-pass/
low-pass
select
Open
0x01
0x104
Open
Open
Open
Open
Fast Detect Mode Select[2:0]
Fast
detect
enable
0x00
相關(guān)PDF資料
PDF描述
AD6655BCPZ-1251 IF Diversity Receiver
AD6655 IF Diversity Receiver
AD6655-125EBZ1 IF Diversity Receiver
AD6655-150EBZ1 IF Diversity Receiver
AD6655BCPZ-1051 IF Diversity Receiver
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD6654 制造商:Analog Devices 功能描述:- Bulk
AD6654/PCB 制造商:AD 制造商全稱:Analog Devices 功能描述:14-Bit, 92.16 MSPS, 4-/6-Channel Wideband IF to Baseband Receiver
AD6654/PCBZ 制造商:Analog Devices 功能描述:4/6CH WIDEBAND IF TO BASEBAND RCVR - Bulk
AD6654BBC 功能描述:IC ADC 14BIT W/6CH RSP 256CSPBGA RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個單端,單極
AD6654BBCZ 功能描述:IC ADC 14BIT W/6CH RSP 256CSPBGA RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:250 系列:- 位數(shù):12 采樣率(每秒):1.8M 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):1.82W 電壓電源:模擬和數(shù)字 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商設(shè)備封裝:48-LQFP(7x7) 包裝:管件 輸入數(shù)目和類型:2 個單端,單極