參數(shù)資料
型號: AD7835ASZ
廠商: Analog Devices Inc
文件頁數(shù): 6/28頁
文件大?。?/td> 0K
描述: IC DAC 14BIT QUAD PARA 44-MQFP
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 1
設(shè)置時間: 10µs
位數(shù): 14
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 4
電壓電源: 模擬和數(shù)字,雙 ±
功率耗散(最大): 465mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-QFP
供應(yīng)商設(shè)備封裝: 44-MQFP(10x10)
包裝: 托盤
輸出數(shù)目和類型: 4 電壓,單極;4 電壓,雙極
采樣率(每秒): 100k
產(chǎn)品目錄頁面: 785 (CN2011-ZH PDF)
AD7834/AD7835
Rev. D | Page 14 of 28
THEORY OF OPERATION
DAC ARCHITECTURE
Each channel consists of a segmented 14-bit R-2R voltage-mode
DAC. The full-scale output voltage range is equal to the entire
reference span of VREF(+) – VREF(). The DAC coding is straight
binary; all 0s produce an output of VREF(); all 1s produce an
output of VREF(+) 1 LSB.
The analog output voltage of each DAC channel reflects the
contents of its own DAC latch. Data is transferred from the
external bus to the input register of each DAC latch on a per
channel basis. The AD7835 has a feature whereby the A2 pin
data can be transferred from the input databus to all four input
registers simultaneously.
Bringing the CLR line low switches all the signal outputs, VOUT1
to VOUT4, to the voltage level on the DSG pin. The signal
outputs are held at this level after the removal of the CLR signal
and do not switch back to the DAC outputs until the LDAC
signal is exercised.
DATA LOADING—AD7834 SERIAL INPUT DEVICE
A write operation transfers 24 bits of data to the AD7834. The
first 8 bits are control data and the remaining 16 bits are DAC
data (see Figure 18). The control data identifies the DAC chan-
nel to be updated with new data and which of 32 possible
packages the DAC resides in. In any communication with the
device, the first 8 bits must always be control data.
The DAC output voltages, VOUT1 to VOUT4, can be updated to
reflect new data in the DAC input registers in one of two ways.
The first method normally keeps LDAC high and only pulses
LDAC low momentarily to update all DAC latches simultan-
eously with the contents of their respective input registers. The
second method ties LDAC low and channel updating occurs on
a per channel basis after new data has been clocked into the
AD7834. With LDAC low, the rising edge of FSYNC transfers
the new data directly into the DAC latch, updating the analog
output voltage.
Data being shifted into the AD7834 enters a 24-bit long shift
register. If more than 24 bits are clocked in before FSYNC goes
high, the last 24 bits transmitted are used as the control data
and DAC data.
Individual bit functions are shown in Figure 18.
D23
D23 determines whether the following 23 bits of address and
data should be used or ignored. This is effectively a software
chip select bit. D23 is the first bit to be transmitted in the 24-bit
long word.
Table 9. D23 Control
D23
Control Function
0
Ignore the following 23 bits of information.
1
Use the following 23 bits of address and data as normal.
D22 and D21
D22 and D21 are decoded to select one of the four DAC chan-
nels within a device, as shown in Table 10.
Table 10. D22, D21 Control
D22
D21
Control Function
0
Select Channel 1
0
1
Select Channel 2
1
0
Select Channel 3
1
Select Channel 4
D20 to D16
D20 and D16 determine the package address. The five address
bits allow up to 32 separate packages to be individually decoded.
Successful decoding is accomplished when these five bits match
up with the five hardwired pins on the physical package.
D15 to D0
D15 and D0 provide DAC data to be loaded into the identified
DAC input register. This data must have two leading 0s followed
by 14 bits of data, MSB first. The MSB is in location D13 of the
24-bit data stream.
DATA LOADING—AD7835 PARALLEL LOADING
DEVICE
Data is loaded into the AD7835 in either straight 14-bit wide
words or in two 8-bit bytes.
In systems that transfer 14-bit wide data, the BYSHF input
should be hardwired to VCC. This sets up the AD7835 as a
straight 14-bit parallel-loading DAC.
In 8-bit bus systems where it is required to transfer data in two
bytes, it is necessary to have the BYSHF input under logic control.
In such a system, the top six pins of the device databus, DB8 to
DB13, must be hardwired to DGND. New low byte data is
loaded into the lower eight places of the selected input register
by carrying out a write operation while holding BYSHF high.
A second write operation is subsequently executed with BYSHF
low and the 6 MSBs on the DB0 to DB5 inputs (DB5 = MSB).
相關(guān)PDF資料
PDF描述
VE-27K-MY-F4 CONVERTER MOD DC/DC 40V 50W
JB1HB10SL2 CONN RCPT 10POS CRIMP SOCKET
AD5744RCSUZ IC DAC 4CH 14BIT SER 1LSB 32TQFP
MS27508E24A4PA CONN RCPT 56POS BOX MNT W/PINS
VE-J50-MZ-F4 CONVERTER MOD DC/DC 5V 25W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD7835ASZ 制造商:Analog Devices 功能描述:IC 14-BIT DAC
AD7835ASZ-REEL 功能描述:IC DAC 14BIT QUAD PARA 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 產(chǎn)品培訓(xùn)模塊:Data Converter Fundamentals DAC Architectures 標(biāo)準(zhǔn)包裝:750 系列:- 設(shè)置時間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應(yīng)商設(shè)備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
AD7835BS 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Quad 14-Bit DAC
AD7836 制造商:AD 制造商全稱:Analog Devices 功能描述:LC2MOS Quad 14-Bit DAC
AD7836AS 制造商:Analog Devices 功能描述:DAC 4-CH R-2R 14-bit 44-Pin MQFP 制造商:Analog Devices 功能描述:IC 14-BIT DAC