參數(shù)資料
型號(hào): AD9540/PCBZ
廠商: Analog Devices Inc
文件頁數(shù): 17/32頁
文件大?。?/td> 0K
描述: BOARD EVAL CLK GEN SYNTH 48LFCSP
設(shè)計(jì)資源: AD9540 Eval Brd Schematics
AD9540 Eval Brd BOM
AD9540 Gerber Files
標(biāo)準(zhǔn)包裝: 1
主要目的: 計(jì)時(shí),時(shí)鐘發(fā)生器
已用 IC / 零件: AD9540
已供物品:
AD9540
Rev. A | Page 24 of 32
REGISTER MAP AND DESCRIPTION
Table 4. Register Map
Register
Name
(Serial
Address)
Bit
Range
Bit 7 (MSB)
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0 (LSB)
Default
Value/
Profile
[31:24]
Open1
Open1
Open1
Open1
Open1
STATUS_Error
0x00
[23:16]
Load SRR @
I/O_UPDATE
Auto-
Clear
Freq.
Accum.
Auto-
Clear
Phase
Accum.
Enable
Sine
Output
Clear
Freq.
Accum.
Clear
Phase
Accum.
Open1
Open1
0x00
[15:8]
LSB First
SDI/O
Input
Only
Open1
Open1
Open1
Open1
0x00
Control
Function
Register 1
(CFR1)
(0x00)
[7:0]
Digital
Power-
Down
PFD
Input
Power-
Down
REFIN
Cyrstal
Enable
SYNC_CLK
Out
Disable
Auto
Sync
Multiple
AD9540s
Software
Manual
Sync
Hardware
Manual
Sync
High Speed
Sync Enable
0x00
[39:32]
DAC Power-
Down
Open1
Open1
Open1
Internal
Band Gap
Power-
Down
Internal CML
Driver
DRV_RSET
0x00
[31:24]
Clock Driver Rising Edge [31:29]
Clock Driver Falling Edge Control
[28:26]
PLL Lock
Detect
Enable
PLL Lock
Detect Mode
0x00
[23:16]
RF Divider
Power-
Down
RF Divider
Ratio[22:21]
Clock
Driver
Power-
Down
Clock Driver Input
Select [19:18]
Slew Rate
Control
RF Div CLK1
Mux Bit
0x78
[15:8]
Divider N Control[15:12]
Divider M Control[11:8]
0x00
Control
Function
Register 2
(CFR2)
(0x01)
[7:0]
Open1
CP
Polarity
CP Full PD
CP Quick
PD
CP Current Scale[2:0]
0x07
[23:16]
Rising Delta Frequency Tuning Word [23:16]
0x00
[15:8]
Rising Delta Frequency Tuning Word [15:8]
0x00
Rising Delta
Frequency
Tuning
Word
(RDFTW)
(0x02)
[7:0]
Rising Delta Frequency Tuning Word [7:0]
0x00
[23:16]
Falling Delta Frequency Tuning Word [23:16]
0x00
[15:8]
Falling Delta Frequency Tuning Word [15:8]
0x00
Falling
Delta
Frequency
Tuning
Word
(FDFTW)
(0x03)
[7:0]
Falling Delta Frequency Tuning Word [7:0]
0x00
[15:8]
Rising Sweep Ramp Rate [15:8]
0x00
Rising
Sweep
Ramp Rate
(RSRR)
(0x04)
[7:0]
Rising Sweep Ramp Rate [7:0]
0x00
[15:8]
Falling Sweep Ramp Rate [15:8]
0x00
Falling
Sweep
Ramp Rate
(FSRR)
(0x05)
[7:0]
Falling Sweep Ramp Rate [7:0]
0x00
相關(guān)PDF資料
PDF描述
HCM15DSEH-S243 CONN EDGECARD 30POS .156 EYELET
5492065-5 PIGTAIL SM BUF FIB SC (NG)
LB2518T221M INDUCTOR WOUND 220UH 40MA 1007
UPA1E271MPD1TD CAP ALUM 270UF 25V 20% RADIAL
2-6374611-5 C/A 2.0MM SM LC-SC 25M1
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9540-VCO/PCB 制造商:Analog Devices 功能描述:EVAL BD FOR AD9540 ,655 MHZ LOW JITTER CLOCK GEN - Trays
AD9540-VCO/PCBZ 功能描述:BOARD EVAL CLK GEN SYNTH 48LFCSP RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:- 標(biāo)準(zhǔn)包裝:1 系列:- 主要目的:電信,線路接口單元(LIU) 嵌入式:- 已用 IC / 零件:IDT82V2081 主要屬性:T1/J1/E1 LIU 次要屬性:- 已供物品:板,電源,線纜,CD 其它名稱:82EBV2081
AD9542/PCBZ
AD9542BCPZ 功能描述:SYNCHRONIZER & ADAPTIVE CLOCK TR 制造商:analog devices inc. 系列:* 包裝:托盤 零件狀態(tài):在售 安裝類型:表面貼裝 封裝/外殼:64-WFQFN 裸露焊盤 供應(yīng)商器件封裝:64-LFCSP(9x9) 標(biāo)準(zhǔn)包裝:1
AD9542BCPZ-REEL7 功能描述:SYNCHRONIZER & ADAPTIVE CLOCK TR 制造商:analog devices inc. 系列:* 包裝:帶卷(TR) 零件狀態(tài):在售 安裝類型:表面貼裝 封裝/外殼:64-WFQFN 裸露焊盤 供應(yīng)商器件封裝:64-LFCSP(9x9) 標(biāo)準(zhǔn)包裝:750