參數(shù)資料
型號(hào): ADSP-21992BSTZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 29/60頁(yè)
文件大?。?/td> 0K
描述: IC DSP CONTROLLER 16BIT 176LQFP
標(biāo)準(zhǔn)包裝: 1
系列: ADSP-21xx
類型: 定點(diǎn)
接口: SPI,SSP
時(shí)鐘速率: 160MHz
非易失內(nèi)存: 外部
芯片上RAM: 128kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 2.50V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 176-LQFP
供應(yīng)商設(shè)備封裝: 176-LQFP(24x24)
包裝: 托盤
ADSP-21992
Rev. A
|
Page 35 of 60
|
August 2007
External Port Write Cycle Timing
Table 20 and Figure 10 describe external port write operations.
The external port lets systems extend read/write accesses in
three ways: wait states, ACK input, and combined wait states
and ACK. To add waits with ACK, the DSP must see ACK low
at the rising edge of EMI clock. ACK low causes the DSP to wait,
and the DSP requires two EMI clock cycles after ACK goes high
to finish the access. For more information, see the External Port
chapter in the ADSP-2199x DSP Hardware Reference.
Table 20. External Port Write Cycle Timing
Parameter
Min
Max
Unit
Timing Requirements1, 2
tAKW
ACK Strobe Pulse Width
12.5
ns
tDWSAK
ACK Delay from XMS Low
0.5tEMICLK – 1
ns
Switching Characteristics
tCSWS
Chip Select Asserted to WR Asserted Delay
0.5tEMICLK – 4
ns
tAWS
Address Valid to WR Setup and Delay
0.5tEMICLK – 3
ns
tWSCS
WR Deasserted to Chip Select Deasserted
0.5tEMICLK – 4
ns
tWSA
WR Deasserted to Address Invalid
0.5tEMICLK – 3
ns
tWW
WR Strobe Pulse Width
tEMICLK–2 + W
3
ns
tCDA
WR to Data Enable Access Delay
0
ns
tCDD
WR to Data Disable Access Delay
0.5tEMICLK – 3
0.5tEMICLK + 4
ns
tDSW
Data Valid to WR Deasserted Setup
tEMICLK + 1 + W
3
tEMICLK + 7 + W
3
ns
tDHW
WR Deasserted to Data Invalid Hold Time; E_WHC4, 5
3.4
ns
tDHW
WR Deasserted to Data Invalid Hold Time; E_WHC4, 6
tEMICLK+3.4
ns
tWWR
WR Deasserted to WR, RD Asserted
tHCLK
ns
1 tEMICLK is the external memory interface clock period. tHCLK is the peripheral clock period.
2 These are timing parameters that are based on worst-case operating conditions.
3 W = (number of wait states specified in wait register)
tEMICLK.
4 Write hold cycle memory select control registers (MS 3 CTL).
5 Write wait state count (E_WHC) = 0
6 Write wait state count (E_WHC) = 1
相關(guān)PDF資料
PDF描述
HSM36DSEF CONN EDGECARD 72POS .156 EYELET
ADSP-21363BSWZ-1AA IC DSP 32BIT 333MHZ EPAD 144LQFP
MIC184YM IC SUPERVISOR LOCAL/REMOTE 8SOIC
VI-B1N-CW-B1 CONVERTER MOD DC/DC 18.5V 100W
PMEG2005AEV,115 SCHOTTKY RECT 20V 0.5A SOT666
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21992YBC 功能描述:IC DSP CTLR 16BIT 196CSPBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21992YST 制造商:Analog Devices 功能描述:
ADSP-21BT101JST 制造商:Analog Devices 功能描述:
ADSP21CSP01BS200 制造商:Rochester Electronics LLC 功能描述:- Bulk
ADSP21CSP01KS200 制造商:Rochester Electronics LLC 功能描述:- Bulk