參數(shù)資料
型號(hào): ADSP-21992BSTZ
廠商: Analog Devices Inc
文件頁(yè)數(shù): 36/60頁(yè)
文件大?。?/td> 0K
描述: IC DSP CONTROLLER 16BIT 176LQFP
標(biāo)準(zhǔn)包裝: 1
系列: ADSP-21xx
類型: 定點(diǎn)
接口: SPI,SSP
時(shí)鐘速率: 160MHz
非易失內(nèi)存: 外部
芯片上RAM: 128kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 2.50V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 176-LQFP
供應(yīng)商設(shè)備封裝: 176-LQFP(24x24)
包裝: 托盤
ADSP-21992
Rev. A
|
Page 41 of 60
|
August 2007
Serial Port Timing
Table 23 and Figure 13 describe SPORT transmit and receive
operations, while Figure 14 and Figure 15 describe SPORT
frame sync operations.
Table 23. Serial Port1, 2
Parameter
Min
Max
Unit
External Clock Timing Requirements
tSFSE
TFS/RFS Setup Before TCLK/RCLK3
4ns
tHFSE
TFS/RFS Hold After TCLK/RCLK3
4ns
tSDRE
Receive Data Setup Before RCLK3
1.5
ns
tHDRE
Receive Data Hold After RCLK3
4ns
tSCLKW
TCLK/RCLK Width
0.5tHCLK –1
ns
tSCLK
TCLK/RCLK Period
2tHCLK
ns
Internal Clock Timing Requirements
tSFSI
TFS Setup Before TCLK4; RFS Setup Before RCLK3
4ns
tHFSI
TFS/RFS Hold After TCLK/RCLK3
3ns
tSDRI
Receive Data Setup Before RCLK3
2ns
tHDRI
Receive Data Hold After RCLK3
5ns
External or Internal Clock Switching Characteristics
tDFSE
TFS/RFS Delay After TCLK/RCLK (Internally
Generated FS)4
14
ns
tHOFSE
TFS/RFS Hold After TCLK/RCLK (Internally
Generated FS)4
3ns
External Clock Switching Characteristics
tDDTE
Transmit Data Delay After TCLK4
13.4
ns
tHDTE
Transmit Data Hold After TCLK4
4ns
Internal Clock Switching Characteristics
tDDTI
Transmit Data Delay After TCLK4
13.4
ns
tHDTI
Transmit Data Hold After TCLK4
4ns
tSCLKIW
TCLK/RCLK Width
0.5tHCLK – 3.5
0.5tHCLK + 2.5
ns
Enable and Three-State Switching Characteristics5
tDTENE
Data Enable from External TCLK4
0
12.1
ns
tDDTTE
Data Disable from External TCLK4
13
ns
tDTENI
Data Enable from Internal TCLK4
013
ns
tDDTTI
Data Disable from External TCLK4
12
ns
External Late Frame Sync Switching Characteristics
tDDTLFSE
Data Delay from Late External TFS with MCE =1, MFD =06, 7
10.5
ns
tDTENLFSE
Data Enable from Late FS or MCE =1, MFD =06, 7
3.5
ns
1 To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame
sync setup-and-hold, 2) data delay and data setup-and-hold, and 3) SCLK width.
2 Word selected timing for I2S mode is the same as TFS/RFS timing (normal framing only).
3 Referenced to sample edge.
4 Referenced to drive edge.
5 Only applies to SPORT.
6 MCE =1, TFS enable, and TFS valid follow tDDTENFS and tDDTLFSE.
7 If external RFSD/TFS setup to RCLK/TCLK > 0.5tLSCK, tDDTLSCK and tDTENLSCK apply; otherwise, tDDTLFSE and tDTENLFS apply.
相關(guān)PDF資料
PDF描述
HSM36DSEF CONN EDGECARD 72POS .156 EYELET
ADSP-21363BSWZ-1AA IC DSP 32BIT 333MHZ EPAD 144LQFP
MIC184YM IC SUPERVISOR LOCAL/REMOTE 8SOIC
VI-B1N-CW-B1 CONVERTER MOD DC/DC 18.5V 100W
PMEG2005AEV,115 SCHOTTKY RECT 20V 0.5A SOT666
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADSP-21992YBC 功能描述:IC DSP CTLR 16BIT 196CSPBGA RoHS:否 類別:集成電路 (IC) >> 嵌入式 - DSP(數(shù)字式信號(hào)處理器) 系列:ADSP-21xx 標(biāo)準(zhǔn)包裝:2 系列:StarCore 類型:SC140 內(nèi)核 接口:DSI,以太網(wǎng),RS-232 時(shí)鐘速率:400MHz 非易失內(nèi)存:外部 芯片上RAM:1.436MB 電壓 - 輸入/輸出:3.30V 電壓 - 核心:1.20V 工作溫度:-40°C ~ 105°C 安裝類型:表面貼裝 封裝/外殼:431-BFBGA,F(xiàn)CBGA 供應(yīng)商設(shè)備封裝:431-FCPBGA(20x20) 包裝:托盤
ADSP-21992YST 制造商:Analog Devices 功能描述:
ADSP-21BT101JST 制造商:Analog Devices 功能描述:
ADSP21CSP01BS200 制造商:Rochester Electronics LLC 功能描述:- Bulk
ADSP21CSP01KS200 制造商:Rochester Electronics LLC 功能描述:- Bulk