The ADV7189B supports a 2-wire (I2
參數(shù)資料
型號: ADV7189BKSTZ
廠商: Analog Devices Inc
文件頁數(shù): 63/104頁
文件大?。?/td> 0K
描述: IC DECODER VIDEO W/ADC 80LQFP
標(biāo)準(zhǔn)包裝: 1
類型: 視頻解碼器
應(yīng)用: 機(jī)頂盒,視頻播放器,錄音機(jī)
電壓 - 電源,模擬: 3.15 V ~ 3.45 V
電壓 - 電源,數(shù)字: 1.65 V ~ 2 V
安裝類型: 表面貼裝
封裝/外殼: 80-LQFP
供應(yīng)商設(shè)備封裝: 80-LQFP(14x14)
包裝: 托盤
產(chǎn)品目錄頁面: 788 (CN2011-ZH PDF)
ADV7189B
Rev. B | Page 61 of 104
MPU PORT DESCRIPTION
The ADV7189B supports a 2-wire (I2C-compatible) serial inter-
face. Two inputs, serial data (SDA) and serial clock (SCLK),
carry information between the ADV7189B and the system I2C
master controller. Each slave device is recognized by a unique
address. The ADV7189B’s I2C port allows the user to set up and
configure the decoder and to read back captured VBI data. The
ADV7189B has four possible slave addresses for both read and
write operations, depending on the logic level on the ALSB pin.
These four unique addresses are shown in
257H
Table 81. The
ADV7189B’s ALSB pin controls Bit 1 of the slave address. By
altering the ALSB, it is possible to control two ADV7189Bs in
an application without having a conflict with the same slave
address. The LSB (Bit 0) sets either a read or write operation.
Logic 1 corresponds to a read operation; Logic 0 corresponds to
a write operation.
Table 81. I2C Address for ADV7189B
ALSB
R/W
Slave Address
0
0x40
0
1
0x41
1
0
0x42
1
0x43
To control the device on the bus, a specific protocol must be
followed. First, the master initiates a data transfer by establish-
ing a start condition, which is defined by a high-to-low transition
on SDA while SCLK remains high. This indicates that an
address/data stream follows. All peripherals respond to the start
condition and shift the next eight bits (7-bit address + R/W bit).
The bits are transferred from MSB down to LSB. The peripheral
that recognizes the transmitted address responds by pulling the
data line low during the ninth clock pulse; this is known as an
acknowledge bit. All other devices withdraw from the bus at
this point and maintain an idle condition. The idle condition is
where the device monitors the SDA and SCLK lines, waiting for
the start condition and the correct transmitted address.
The R/W bit determines the direction of the data. Logic 0 on
the LSB of the first byte means the master writes information
to the peripheral. Logic 1 on the LSB of the first byte means the
master reads information from the peripheral.
The ADV7189B acts as a standard slave device on the bus.
The data on the SDA pin is eight bits long, supporting the
7-bit addresses plus the R/W bit. The ADV7189B has 249
subaddresses to enable access to the internal registers. It
therefore interprets the first byte as the device address and
the second byte as the starting subaddress. The subaddresses
auto-increment, allowing data to be written to or read from
the starting subaddress. A data transfer is always terminated
by a stop condition. The user can also access any unique
subaddress register on a one-by-one basis without having
to update all the registers.
Stop and start conditions can be detected at any stage during the
data transfer. If these conditions are asserted out of sequence with
normal read and write operations, they cause an immediate
jump to the idle condition. During a given SCLK high period,
the user should only issue one start condition, one stop condition,
or a single stop condition followed by a single start condition. If
an invalid subaddress is issued by the user, the ADV7189B does
not issue an acknowledge and returns to the idle condition.
If in auto-increment mode the user exceeds the highest
subaddress, the following action is taken:
1.
In read mode, the highest subaddress register contents
continue to be output until the master device issues a
no-acknowledge. This indicates the end of a read. A no-
acknowledge condition is when the SDA line is not pulled
low on the ninth pulse.
2.
In write mode, the data for the invalid byte is not loaded
into any subaddress register, a no acknowledge is issued by
the ADV7189B, and the part returns to the idle condition.
04983-0-036
SDATA
SCLOCK
START ADDR
ACK
DATA
ACK
STOP
SUBADDRESS
1–7
89
8
9
1–7
8
9
S
P
R/W
Figure 39. Bus Data Transfer
04983-0-037
S
WRITE
SEQUENCE
SLAVE ADDR
A(S)
SUB ADDR
A(S)
DATA
A(S)
DATA
A(S)
P
S
READ
SEQUENCE
SLAVE ADDR
A(S)
SUB ADDR
A(S) S
A(S)
DATA
A(M)
DATA
A(M) P
S = START BIT
P = STOP BIT
A(S) = ACKNOWLEDGE BY SLAVE
A(M) = ACKNOWLEDGE BY MASTER
A(S) = NO-ACKNOWLEDGE BY SLAVE
A(M) = NO-ACKNOWLEDGE BY MASTER
LSB = 1
LSB = 0
Figure 40. Read and Write Sequence
相關(guān)PDF資料
PDF描述
VI-214-IY-F4 CONVERTER MOD DC/DC 48V 50W
ADV7183BKSTZ IC VIDEO DECODER NTSC 80-LQFP
VI-213-IY-F3 CONVERTER MOD DC/DC 24V 50W
VE-23J-IY-F2 CONVERTER MOD DC/DC 36V 50W
LF10WBR-12P CONN RCPT WATERPROOF 12POS MALE
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ADV7189BKSTZ10F 制造商:AD 制造商全稱:Analog Devices 功能描述:Multiformat SDTV Video Decoder
ADV7189BKSTZ10F2 制造商:AD 制造商全稱:Analog Devices 功能描述:Multiformat SDTV Video Decoder
ADV7189BST 制造商:Analog Devices 功能描述:
ADV7189KST 制造商:Rochester Electronics LLC 功能描述:12BIT NTSC/PAL/SECAMVIDDECOD I.C. - Tape and Reel 制造商:Analog Devices 功能描述:IC VIDEO ENCODER
ADV7189XST 制造商:Analog Devices 功能描述:54MHZ NTSC/PAL ENCODER(DNR+MACROVISON)IC - Bulk