參數(shù)資料
型號(hào): DS3106LN+
廠商: Maxim Integrated Products
文件頁(yè)數(shù): 61/92頁(yè)
文件大?。?/td> 0K
描述: IC TIMING LINE CARD 64-LQFP
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 160
類型: 定時(shí)卡 IC,多路復(fù)用器
PLL:
主要目的: 以太網(wǎng),SONET/SDH,Stratum,電信
輸入: CMOS,TTL
輸出: CMOS,LVDS,LVPECL,TTL
電路數(shù): 1
比率 - 輸入:輸出: 2:2
差分 - 輸入:輸出: 無(wú)/是
頻率 - 最大: 312.5MHz
電源電壓: 1.62 V ~ 1.98 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-LQFP
供應(yīng)商設(shè)備封裝: 64-LQFP(10x10)
包裝: 托盤
產(chǎn)品目錄頁(yè)面: 1429 (CN2011-ZH PDF)
DS3106
64
Register Name:
T0CR1
Register Description:
T0 DPLL Configuration Register 1
Register Address:
65h
Bit #
7
6
5
4
3
2
1
0
Name
T4APT0
T0FT4[2:0]
T0FREQ[2:0]
Default
0
see below
Bit 6: T4 APLL Source from T0 (T4APT0). When this bit is set to 0, T4CR1:T4FREQ configures the T4 APLL DFS
frequency. The T4 APLL DFS frequency affects the frequency of the T4 APLL, which, in turn, affects the available
output frequencies on the output clock pins (see the OCR registers). When this bit is set to 1, the frequency of the
T4 APLL DFS is configured by the T0CR1:T0FT4[2:0] field below. See Section 7.8.2.
0 = T4 APLL frequency is determined by T4FREQ.
1 = T4 APLL frequency is determined by T0FT4.
Bits 5 to 3: T0 Frequency to T4 APLL (T0FT4[2:0]). When the T4APT0 bit is set to 1, this field specifies the
frequency of the T4 APLL DFS. This frequency can be different than the frequency specified by T0CR1:T0FREQ.
See Section 7.8.2.
T0FT4
T4 APLL DFS FREQUENCY
T4 APLL FREQUENCY (4 x T4 APLL DFS)
000 =
24.576MHz (12 x E1)
98.304MHz (48 x E1)
001 =
62.500MHz (GbE
÷ 16)
250.000MHz (GbE
÷ 4)
010 =
32.768MHz (16 x E1)
131.072MHz (64 x E1)
011 =
{unused value}
100 =
37.056MHz (24 x DS1)
148.224MHz (96 x DS1)
101 =
{unused value}
110 =
24.704MHz (16 x DS1)
98.816MHz (64 x DS1)
111 =
25.248MHz (4 x 6312kHz)
100.992MHz (16 x 6312kHz)
Bits 2 to 0: T0 DPLL Output Frequency (T0FREQ[2:0]). This field configures the T0 APLL DFS frequency. The
T0 APLL DFS frequency affects the frequency of the T0 APLL, which, in turn, affects the available output
frequencies on the output clock pins (see the OCR registers). See Section 7.8.2. The default frequency is
controlled by the O6F[2:0] and O3F[2:0] pins as described in Table 7-14.
T0FREQ
T0 APLL DFS FREQUENCY
T0 APLL FREQUENCY (4 x T0 APLL DFS)
000 =
77.76MHz
311.04MHz (4 x 77.76MHz)
001 =
77.76MHz
311.04MHz (4 x 77.76MHz)
010 =
24.576MHz (12 x E1)
98.304MHz (48 x E1)
011 =
32.768MHz (16 x E1)
131.072MHz (64 x E1)
100 =
37.056MHz (24 x DS1)
148.224MHz (96 x DS1)
101 =
24.704MHz (16 x DS1)
98.816MHz (64 x DS1)
110 =
25.248MHz (4 x 6312kHz)
100.992MHz (16 x 6312kHz)
111 =
62.500MHz (GbE
÷ 16)
250.000MHz (GbE
÷ 4)
相關(guān)PDF資料
PDF描述
DS3231MZ+ IC RTC I2C 8SOIC
DS3231SN#T&R IC RTC W/TCXO 16-SOIC
DS3232MZ+ IC RTC W/SRAM I2C 8SOIC
DS3232SN#T&R IC RTC W/TCXO 20-SOIC
DS3234S# IC RTC W/TCXO 20-SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS3106LN+ 功能描述:計(jì)時(shí)器和支持產(chǎn)品 Line Card Timing IC RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時(shí)器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel
DS3107FP000 制造商:Thomas & Betts 功能描述:30A,CON,2P3W,MG,107,125V
DS3107FRAB0 制造商:Thomas & Betts 功能描述:30A,REC,2P3W,MG,107,AB0,125,SC
DS3107MP000 制造商:Thomas & Betts 功能描述:30A,PLG,2P3W,MG,107,125V
DS3107MP00K 制造商:Thomas & Betts 功能描述:30A,PLG,2P3W,MG,107,125V,CC