參數(shù)資料
型號: DS3141+
廠商: Maxim Integrated Products
文件頁數(shù): 60/88頁
文件大?。?/td> 0K
描述: IC FRAMER DS3/E3 SNGL 144CSBGA
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 160
控制器類型: DS3/E3 調(diào)幀器
接口: LIU
電源電壓: 3.135 V ~ 3.465 V
電流 - 電源: 80mA
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 144-BGA,CSPBGA
供應(yīng)商設(shè)備封裝: 144-TECSBGA(13x13)
包裝: 托盤
DS3141/DS3142/DS3143/DS3144 Single/Dual/Triple/Quad DS3/E3 Framers
63 of 88
7.11.1 FEAC Register Description
Table 7-I. FEAC Register Map
ADDR
REGISTER
BIT 7
BIT 6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
60h
N/A
RFR
TFS1
TFS0
61h
N/A
RFFE
RFI
RFCD
TFI
62h
N/A
RFFOL
RFFNL
RFIL
RFCDL
TFIL
63h
N/A
RFFOIE
RFFNIE
RFIIE
RFCDIE
TFIIE
64h
N/A
TFCA5
TFCA4
TFCA3
TFCA2
TFCA1
TFCA0
65h
N/A
TFCB5
TFCB4
TFCB3
TFCB2
TFCB1
TFCB0
66h
N/A
RFF5
RFF4
RFF3
RFF2
RFF1
RFF0
Register Name:
FCR
Register Description:
FEAC Control Register
Register Address:
60h
Bit #
7
6
5
4
3
2
1
0
Name
N/A
RFR
TFS1
TFS0
Default
0
Bits 0, 1: Transmit FEAC Codeword Select Bits 0 and 1 (TFS[1:0]). These two bits control which of the two
available codewords are to be generated. Both TFS0 and TFS1 are edge-triggered; a change from 00 to any other
value starts the desired FEAC transmission. Actions 01 and 10 continue to completion even if TFS is subsequently
written with 00. Action 11 transmits at least 10 codewords before being terminated by TFS = 00. To initiate a new
action, the host must select the idle state (TFS = 00) before selecting the new action.
TFS[1:0]
ACTION
00
Idle state; do not generate a FEAC codeword (send all ones)
01
Send codeword A 10 times followed by all ones
10
Send codeword A 10 times followed codeword B 10 times followed by all ones
11
Send codeword A continuously (sent at least 10 times)
Bit 2: Receive FEAC Reset (RFR). A 0-to-1 transition resets the FEAC receiver and flushes the receive FEAC
FIFO. This bit must be cleared before generating a subsequent reset.
Register Name:
FSR
Register Description:
FEAC Status Register
Register Address:
61h
Bit #
7
6
5
4
3
2
1
0
Name
N/A
RFFE
RFI
RFCD
TFI
Default
Bit 0: Transmit FEAC Idle (TFI). This real-time status bit is set when the FEAC transmitter is sending the all-ones
idle code. It is cleared when the FEAC transmitter is sending a FEAC codeword.
Bit 1: Receive FEAC Codeword Detected (RFCD). This real-time status bit is set each time the FEAC receiver
has detected and validated a new FEAC codeword. It is cleared when the validated codeword is no longer present
on the FEAC channel.
Bit 2: Receive FEAC Idle (RFI). This real-time status bit is set when the FEAC controller has detected 16
consecutive 1s. It is cleared when the FEAC receiver has detected and validated a new FEAC codeword.
Bit 3: Receive FEAC FIFO Empty (RFFE). This real-time status bit is set when the receive FEAC FIFO is empty,
and thus RFF[5:0] contains no valid information. It is cleared when the receive FIFO contains one or more
codewords.
相關(guān)PDF資料
PDF描述
DS31412N IC 12CH DS3/3 FRAMER 349-BGA
DS3150TN IC LIU T3/E3/STS-1 IND 48-TQFP
DS3154N+ IC LIU DS3/E3/STS-1 QD 144CSBGA
DS3164+ IC ATM/PACKET PHY QUAD 400-BGA
DS3170+ IC TXRX DS3/E3 100-CSBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS3141+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC Single DS3/E3 Framer RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS314-1010NR WAF 制造商:ON Semiconductor 功能描述:
DS31412 功能描述:網(wǎng)絡(luò)控制器與處理器 IC 12 Port DS3/E3 Framer RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS31412N 功能描述:網(wǎng)絡(luò)控制器與處理器 IC 12 Port DS3/E3 Framer RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS31415 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:3-Input, 4-Output, Single DPLL Timing IC with Sub-ps Output Jitter and 1588 Clock