f For more information on using the Ja" />
參數(shù)資料
型號(hào): EPM7064AETI44-7N
廠商: Altera
文件頁(yè)數(shù): 9/64頁(yè)
文件大?。?/td> 0K
描述: IC MAX 7000 CPLD 64 44-TQFP
產(chǎn)品變化通告: Bond Wire Change 4/Sept/2008
標(biāo)準(zhǔn)包裝: 480
系列: MAX® 7000A
可編程類型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 7.5ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 4
宏單元數(shù): 64
門數(shù): 1250
輸入/輸出數(shù): 36
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-TQFP
供應(yīng)商設(shè)備封裝: 44-TQFP(10x10)
包裝: 托盤
產(chǎn)品目錄頁(yè)面: 604 (CN2011-ZH PDF)
其它名稱: 544-2011
EPM7064AETI44-7N-ND
Altera Corporation
17
MAX 7000A Programmable Logic Device Data Sheet
f For more information on using the Jam STAPL language, see Application
ISP circuitry in MAX 7000AE devices is compliant with the IEEE Std. 1532
specification. The IEEE Std. 1532 is a standard developed to allow
concurrent ISP between multiple PLD vendors.
Programming Sequence
During in-system programming, instructions, addresses, and data are
shifted into the MAX 7000A device through the TDI input pin. Data is
shifted out through the TDO output pin and compared against the
expected data.
Programming a pattern into the device requires the following six ISP
stages. A stand-alone verification of a programmed pattern involves only
stages 1, 2, 5, and 6.
1.
Enter ISP. The enter ISP stage ensures that the I/O pins transition
smoothly from user mode to ISP mode. The enter ISP stage requires
1ms.
2.
Check ID. Before any program or verify process, the silicon ID is
checked. The time required to read this silicon ID is relatively small
compared to the overall programming time.
3.
Bulk Erase. Erasing the device in-system involves shifting in the
instructions to erase the device and applying one erase pulse of
100 ms.
4.
Program. Programming the device in-system involves shifting in the
address and data and then applying the programming pulse to
program the EEPROM cells. This process is repeated for each
EEPROM address.
5.
Verify. Verifying an Altera device in-system involves shifting in
addresses, applying the read pulse to verify the EEPROM cells, and
shifting out the data for comparison. This process is repeated for
each EEPROM address.
6.
Exit ISP. An exit ISP stage ensures that the I/O pins transition
smoothly from ISP mode to user mode. The exit ISP stage requires
1ms.
相關(guān)PDF資料
PDF描述
VI-21B-CY-F3 CONVERTER MOD DC/DC 95V 50W
4-640861-5 15P MTA156 EDGE CONN ASSY LF
GBC17DRES-S13 CONN EDGECARD 34POS .100 EXTEND
EPM7064STI44-7 IC MAX 7000 CPLD 64 44-TQFP
LTC4224IDDB-1#TRPBF IC CNTRLR HOT SWAP DUAL 10-DFN
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EPM7064B 制造商:ALTERA 制造商全稱:Altera Corporation 功能描述:Programmable Logic Device
EPM7064BBC169-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
EPM7064BBC169-5 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
EPM7064BBC169-7 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC
EPM7064BBC49-3 制造商:未知廠家 制造商全稱:未知廠家 功能描述:ASIC