
Index-6
MPC106 PCIB/MC User's Manual
MOTOROLA
INDEX
target-abort error,
7-12
,
9-10
target-disconnect
,
7-2
,
7-12
,
8-4
target-initiated termination,
7-12
transaction termination,
7-11
turnaround cycle,
7-8
write transactions,
7-10
Internal control
arbitration
in-order
execution,
8-9
out-of-order
execution,
8-1
buffers,
8-1
Interrupts
,
see
Exceptions
IRDY (initiator ready) signal,
2-36
,
7-3
ISA_MASTER signal,
2-39
,
7-26
J
JTAG interface
block diagram of JTAG interface,
C-1
boundary-scan registers,
C-2
bypass register,
C-2
description,
C-1
instruction register,
C-3
JTAG registers,
C-2
JTAG signals,
2-42
,
C-2
scan interface
,
1-4
status register,
C-3
TAP controller,
C-3
K
Kill
operation,
3-60
L
L2 (secondary) cache
,
see
L2 interface
L2 interface
60x address bus,
5-9
cache
configurations,
5-2
cache control parameters,
5-23
,
5-43
cache flush
,
3-58
,
3-69
cache initialization parameters,
5-24
cache line
status,
2-22
,
5-10
cache operation,
5-43
cache tag lookup,
2-21
,
5-10
cast-outs
,
5-11
CF_L2_HIT_DELAY
61
,
4-5
,
4-21
,
5-26
configuration registers,
3-56
copy-back operation
,
5-10
data RAM write enable
signals,
2-22
timings,
5-27
dirty bit,
5-2
external cache controller operation,
5-42
timing
configuration,
3-
features list,
1-2
illegal L2 copy-back error,
9-6
internal cache controller operation,
5-9
overview,
1-4
,
5-1
parity support,
5-11
read data parity error,
9-7
response to bus operations,
5-12
signals,
2-19
SRAMs
asynchronous SRAMs,
5-6
,
5-39
pipelined burst SRAMs,
5-4
synchronous burst SRAMs,
5-3
,
5-30
two-bank support,
5-7
tag RAM and data RAM addressing,
5-10
timing diagrams
burst read,
5-39
burst read line update,
5-40
burst write,
5-41
castout timing,
5-34
castout timing with no ARTRY,
5-35
hit following PCI read snoop,
5-36
invalidate following PCI read snoop,
5-38
legend for timing diagrams,
5-30
push following PCI write snoop,
5-37
read hit timing,
5-31
update timing,
5-33
write hit timing,
5-32
vector relocation,
5-12
write-back
,
5-2
,
5-12
write-through
,
5-2
,
5-20
Latency, DRAM/EDO,
6-19
LBCLAIM (local bus slave claim) signal,
2-14
,
4-21
Little-endian
mode
accessing configuration registers,
3-15
aligned scalars, address modification,
B-5
byte lane translation,
B-6
byte ordering,
B-5
LE_MODE bit,
3-55
,
B-5
PCI bus,
7-2
,
B-1
PCI I/O space,
B-12
PCI memory space,
B-9
Local bus slave timing, 60x,
4-21
LOCK signal,
2-36
,
7-23
M
MA
n
(memory address) signals,
2-29
,
6-10
Master-abort, PCI,
7-11
,
9-9
MCCR
n
(memory control configuration) registers,
3-
42
–
3-49
MCP (machine check) signal,
2-14
,
4-19
,
9-3
MDLE (memory data latch enable) signal,
2-29
,
6-4
MEMACK (memory acknowledge) signal,
2-40
,
7-27