
PM73487 QRT
PMC-Sierra, Inc.
PMC-980618
Issue 3
622 Mbps ATMTraffic Management Device
Released
Datasheet
44
3
FAULT TOLERANCE
3.1
Figure 48 shows the basic data path through the switch. The SE_D_OUT/IN and SE_SOC_OUT/
IN signals are used in the forward path, and the BP_ACK_OUT/IN signals are used in the back-
ward path. Data enters the switch via the ingress or receive side UTOPIA interface and is queued
at the Input half of the QRT (the IRT). The receive queue controller selects cells that are then
played out to the switch fabric, which consists of one or more stages of QSEs. The cell finally
enters the egress QRT where it is queued again at the Output half of the QRT (the ORT). The
transmit queue controller selects a cell which is then played out of the switch via the egress or
transmit side UTOPIA interface.
The Data Path
3.1.1
UTOPIA Interface
The QRT UTOPIA interface is compatible with the UTOPIA Level 1 specification revision 2.01
and the UTOPIA Level 2 specification in 16-bit mode with cell-level handshaking. An external
ATM clock must be provided to this interface with a frequency between 15 MHz and 50 MHz.
The lower bound is determined by the ATM_CLK failure detection circuitry. The receive and
transmit sides of the interface are independently configurable to operate in either single OC-12 or
multi-PHY fashion. The interface also provides several options in polling methods, so bandwidth,
servicing fairness, and response time are optimized for any given PHY layer device arrangement.
Figure 48. Basic Data Path Through the Switch
a
b
c
d
a
b
c
d
e
f
e
f
g
h
g
h
e
f
e
f
c
d
c
d
QRT
(IRT Portion)
A
QRT
(IRT Portion)
B
QSE/QSE Interface
QRT
(ORT Portion)
A
QRT
(ORT Portion)
B
Forward Cell Path
Backward BP/ACK Path
QSE
(Switching
Matrix)
QSE
(Switching
Matrix)
QSE/QRT
Interface
QRT/QSE
Interface
UTOPIA
Interface
UTOPIA
Interface