參數(shù)資料
型號(hào): SL28EB717ALIT
廠商: Silicon Laboratories Inc
文件頁(yè)數(shù): 15/22頁(yè)
文件大小: 0K
描述: IC CLK CK505 TNLCRK/TOPCLF 48QFN
標(biāo)準(zhǔn)包裝: 2,500
系列: EProClock®
類型: 時(shí)鐘/頻率發(fā)生器,多路復(fù)用器
PLL:
主要目的: Intel CPU 服務(wù)器
輸入: 時(shí)鐘,晶體
輸出: HCSL,LVCMOS
電路數(shù): 1
比率 - 輸入:輸出: 1:13
差分 - 輸入:輸出: 無(wú)/是
頻率 - 最大: 166.67MHz
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: *
封裝/外殼: *
供應(yīng)商設(shè)備封裝: *
包裝: *
SL28EB717
DOC#: SP-AP-0755 (Rev. AA)
Page 22 of 22
The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Sil-
icon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the
use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or
parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, repre-
sentation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability
arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation conse-
quential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to
support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where per-
sonal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized appli-
cation, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.
Document History Page
Document Title: SL28EB717 PC EProClock Generator for Intel Tunnel Creek & Top Cliff
DOC#: SP-AP-0755 (Rev. AA)
REV.
ECR#
Issue Date
Orig. of
Change
Description of Change
0.3
11/30/09
JMA
Initial Release
0.4
12/15/09
JMA
Updated Table in Feature section to add PCI clocks
Updated pin naming in pin diagram
Added PCI_STP# state in Table 4
Updated Figure 3 to show trace length
Edited ordering information
AA
1431
01/04/09
JMA
1. Added WOL Support and description
2. Changed VDD_REF pin to VDD_SUSPEND pin
3. Changed PD# pin to WOL_STP# pin
4. Updated Table 4 to show CLKREQ# status
5. Showed Byte 8bit [7:0] to be byte count
6. Added note to Byte 3 bit 4 to indicate bit will not affect CPU clock
7. Added SRC0 to Byte 3 [bit 2 & bit 0] to indicate bit will disable SATA75 and
SRC0
8.Updated 12M_48M slew rate to be 2V/ns max
9. Updated Test condition circuit for single-ended clocks from triple loads to
double load
10. Updated all differential clocks to be 8V/ns max instead of 4V/ns max
AA
1638
06/23/10
JMA
1. Added CLKIN feature
2. Added Period Spec for CPU, SRC, and DOT96
3. Added Cycle-to-cycle jitter spec for CPU2/SRC5 (ITP clock)
4. Removed REF wording from 14.318MHz
5. Reduced IDD to 130mA from 200mA
6. Reduced PCI clocks cycle-to-cycle jitter to 300ps from 500ps
7. Reduced 25MHzclock cycle-to-cycle jitter to 300ps from 500ps
8. Reduced 48/12MHz clocks cycle-to-cycle jitter to 300ps from 350ps
9. Reduced 14.318MHz clock cycle-to-cycle jitter to 500ps from 1000ps
10. Reduced SATA75 clock cycle-to-cycle jitter to 125ps from 250ps
11. Removed skew for 14MHz
12. Updated CPU2 Cycle-to-cycle jitter to be 125ps from 85ps
13. Updated Package information
14. Added PD# label to pin configuration on page 1
15. Updated MIL-STD to JEDEC
16. Removed Prliminary wording
17. Added period spec for 83.33, 133, and 166MHz
18. Updated block diagram
19. Updated MSL Level from 1 to 2
AA
11/10/10
JMA
Updated Rev. ID Byte 7
AA
11/17/10
TRP
1. Updated revision to AA
2. Renamed byte 12 as ‘Control Register’ from ‘Byte count’
相關(guān)PDF資料
PDF描述
MS3126F16-26SW CONN PLUG 26POS STRAIGHT W/SCKT
MS3100R18-15S CONN RCPT 4POS WALL MNT W/SCKT
MS27484T16F26PA CONN PLUG 26POS STRAIGHT W/PINS
M83723/77W1212N CONN PLUG 12POS STRAIGHT W/SCKT
M83723/77R1212N CONN PLUG 12POS STRAIGHT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SL28EB719AZI 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Tunnel Creek Queen’s Bay platform RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28EB719AZIT 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Tunnel Creek Queen’s Bay platform RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56
SL28EB733ALI 制造商:Silicon Laboratories Inc 功能描述:4 OUTPUT PCI EXPRESS (PCIE) GEN1/2 WITH 25MHZ AND 33MHZ LVCM - Bulk 制造商:Silicon Laboratories Inc 功能描述:IC EMB CLOCK GENERATOR 32QFN
SL28EB733ALIT 制造商:Silicon Laboratories Inc 功能描述:4 OUTPUT PCI EXPRESS (PCIE) GEN1/2 WITH 25MHZ AND 33MHZ LVCM - Tape and Reel 制造商:Silicon Laboratories Inc 功能描述:IC EMB CLOCK GENERATOR 32QFN
SL28EB740AZI 功能描述:時(shí)鐘發(fā)生器及支持產(chǎn)品 Tunnel Creek Queen’s Bay platform RoHS:否 制造商:Silicon Labs 類型:Clock Generators 最大輸入頻率:14.318 MHz 最大輸出頻率:166 MHz 輸出端數(shù)量:16 占空比 - 最大:55 % 工作電源電壓:3.3 V 工作電源電流:1 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-56