參數(shù)資料
型號(hào): T48C862x-Rf-TNS
廠商: Atmel Corp.
元件分類: 4位微控制器
英文描述: Microcontroller with UHF ASK/FSK Transmitter
中文描述: 微控制器,帶有超高頻ASK / FSK發(fā)射器
文件頁(yè)數(shù): 19/108頁(yè)
文件大?。?/td> 1023K
代理商: T48C862X-RF-TNS
19
T48C862-R4 [Preliminary]
4551C–4BMCU–01/04
Interrupt Processing
For processing the eight interrupt levels, the microcontroller includes an interrupt con-
troller with two 8-bit wide interrupt pending and interrupt active registers. The interrupt
controller samples all interrupt requests during every non-I/O instruction cycle and
latches these in the interrupt pending register. If no higher priority interrupt is present in
the interrupt active register, it signals the CPU to interrupt the current program execu-
tion. If the interrupt enable bit is set, the processor enters an interrupt acknowledge
cycle. During this cycle a short call (SCALL) instruction to the service routine is exe-
cuted and the current PC is saved on the return stack. An interrupt service routine is
completed with the RTI instruction. This instruction resets the corresponding bits in the
interrupt pending/active register and fetches the return address from the return stack to
the program counter. When the interrupt enable flag is reset (triggering of interrupt rou-
tines is disabled), the execution of new interrupt service routines is inhibited but not the
logging of the interrupt requests in the interrupt pending register. The execution of the
interrupt is delayed until the interrupt enable flag is set again. Note that interrupts are
only lost if an interrupt request occurs while the corresponding bit in the pending register
is still set (i.e., the interrupt service routine is not yet finished).
It should be noted that automatic stacking of the RBR is not carried out by the hardware
and so if ROM banking is used, the RBR must be stacked on the expression stack by
the application program and restored before the RTI. After a master reset (power-on,
brown-out or watchdog reset), the interrupt enable flag and the interrupt pending and
interrupt active register are all reset.
Interrupt Latency
The interrupt latency is the time from the occurrence of the interrupt to the interrupt
service routine being activated. This is extremely short (taking between 3 to 5 machine
cycles depending on the state of the core).
Figure 14.
Interrupt Handling
7
6
5
4
3
2
1
0
P
INT5 active
INT7 active
INT2 pending
SWI0
INT2 active
INT0 pending
INT0 active
INT2
RTI
RTI
INT5
INT3 active
INT3
RTI
RTI
RTI
INT7
Time
Main /
Autosleep
Main /
Autosleep
相關(guān)PDF資料
PDF描述
T48C893 The multiple times programmable (MTP) version for the MARC4 ROM types
T48C893-TK The multiple times programmable (MTP) version for the MARC4 ROM types
T48C893-TKQ The multiple times programmable (MTP) version for the MARC4 ROM types
T500 DIL 14 PIN SINGLE OUTPUT
T500 Phase Control SCR (40-80 Amperes (63-125 RMS) 1600 Volts)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
T48C893 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:The multiple times programmable (MTP) version for the MARC4 ROM types
T48C893-TK 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:The multiple times programmable (MTP) version for the MARC4 ROM types
T48C893-TKQ 制造商:ATMEL 制造商全稱:ATMEL Corporation 功能描述:The multiple times programmable (MTP) version for the MARC4 ROM types
T48D 制造商:WELWYN 制造商全稱:Welwyn Components Limited 功能描述:High Voltage Precision Thick Film Resistors
T48DH-100MFI 制造商:TT Electronics / Welwyn 功能描述:RESISTOR 100 MEG OHM 1%