參數(shù)資料
型號: XRT91L33IGTR-F
廠商: Exar Corporation
文件頁數(shù): 13/16頁
文件大?。?/td> 0K
描述: IC MULTIRATE CDR 20TSSOP
標準包裝: 2,500
類型: 時鐘和數(shù)據(jù)恢復(CDR),時鐘/頻率同步器,多路復用器
PLL:
主要目的: 以太網(wǎng),SONET/SDH
輸入: LVDS,LVPECL
輸出: LVDS,LVPECL
電路數(shù): 1
比率 - 輸入:輸出: 1:2
差分 - 輸入:輸出: 是/是
頻率 - 最大: 622.08MHz
電源電壓: 3.135 V ~ 3.465 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 20-TSSOP(0.173",4.40mm 寬)
供應商設備封裝: 20-TSSOP
包裝: 帶卷 (TR)
XRT91L33
6
STS-12/STS-3 MULTIRATE CLOCK AND DATA RECOVERY UNIT
REV. V1.0.0
2.0
FUNCTIONAL DESCRIPTION
The XRT91L33 CDR is designed to operate with a SONET Framer/ASIC device and provide a high-speed
serial clock and data recovery interface to optical networks. The CDR receives a differential NRZ serial bit
stream running at STS-12/STM-4 or STS-3/STM-1 and generates recovered serial clock and data via
differential LVDS/LVPECL drivers.
2.1
Reference Clock Input
The XRT91L33 accepts a 19.44 MHz LVTTL clock input at REFCK. The REFCK should be generated from a
source that has a frequency accuracy better than ±100ppm in order for the CDR Loss of Lock detector to have
the necessary accuracy required for SONET systems.
2.2
Receive Clock and Data Recovery
The clock and data recovery (CDR) unit accepts the high-speed NRZ serial data from the Differential receiver
and generates a clock that is the same frequency as the incoming data. The clock recovery block utilizes the
reference clock from REFCK to train and monitor its clock recovery PLL. Upon startup, the PLL locks to the
local reference clock. Once this is achieved, the PLL then attempts to lock onto the incoming receive serial
data stream. Whenever the recovered clock frequency deviates from the local reference clock frequency by
more than approximately ±500ppm, the clock recovery PLL will switch to the local reference clock, declare a
Loss of Lock and output a LOW level signal on the LOCK output pin. Whenever a Loss of Lock (LOL) or a
Loss of Signal (LOS) event occurs, the CDR will continue to supply a receive clock (based on the local
reference).
2.3
External Receive Loop Filter Capacitor
For STS12/STM4 and STS3/STM1 operation, the XRT91L33 uses a 1.0uF (or greater) external loop filter
capacitor to achieve the required receiver jitter performance. It must be well isolated to prohibit noise entering
the CDR block and should be placed as close to the pins as possible. The non-polarized capacitor should be of
±10% tolerance. Use type X7R or X5R capacitors for improved stability over temperature.
2.4
STS-12/STM-4 and STS-3/STM-1 Mode of Operation
The VCO output signal is fed into a programmable frequency divider allowing to properly set the PLL operating
frequency corresponding to the desired data rate. For 622.08 Mbps signal STS12_MODE is set HIGH and for
155.52 Mbps, STS12_MODE is set LOW.
2.5
Signal Detection
XRT91L33 has two control pins that are used to indicate an LOS condition (Loss Of Signal). The SIGD pin is a
LVPECL input and the LCKTOREFN pin is a LVTTL input. They are internally connected as shown in Figure 3.
If either of these two inputs goes LOW and TEST is LOW, XRT91L33 will enter a Loss of Signal (LOS) state,
and will mute the RXDOP/N. During the LOS state, XRT91L33 will also maintain RXCLKOP/N within ±500ppm
of the input reference clock, REFCK. Most optical modules have an SIGD output. This SIGD output indicates
that there is sufficient optical power and is typically active HIGH. If the SIGD output on the optical module is
LVPECL, it should be connected directly to the SIGD input of XRT91L33, and the LCKTOREFN input should
be tied HIGH. If the SIGD output is LVTTL, it should be connected directly to the LCKTOREFN input and the
SIGD input should be tied HIGH. The SIGD and LCKTOREFN inputs also can be used for other applications
when it is required to hold RXCLKOP/N output within ±500ppm of the input reference clock and mute the serial
data output lines.
相關PDF資料
PDF描述
CS3108A-14S-58S CONN PLUG 3POS RT ANG W/SCKT
XRT8000IDTR-F IC WAN CLOCK E1/E1 DUAL 18SOIC
MS3114F14-12S CONN RCPT 12POS JAM NUT W/SCKT
VE-BWW-MW-F3 CONVERTER MOD DC/DC 5.5V 100W
AD9524BCPZ-REEL7 IC INTEGER-N CLCK GEN 48LFCSP
相關代理商/技術參數(shù)
參數(shù)描述
XRT91L34 制造商:EXAR 制造商全稱:EXAR 功能描述:QUAD CHANNEL MULTIRATE STS-12/3/1 AND STM-4/1/0 SONET/SDH CDR
XRT91L34ES 功能描述:外圍驅(qū)動器與原件 - PCI 4 CHOC12/STM4 OC3/STM1 CDR RoHS:否 制造商:PLX Technology 工作電源電壓: 最大工作溫度: 安裝風格:SMD/SMT 封裝 / 箱體:FCBGA-1156 封裝:Tray
XRT91L34IV 功能描述:計時器和支持產(chǎn)品 4CH OC12/STM4 OC3/STM1CDR RoHS:否 制造商:Micrel 類型:Standard 封裝 / 箱體:SOT-23 內(nèi)部定時器數(shù)量:1 電源電壓-最大:18 V 電源電壓-最小:2.7 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝:Reel
XRT91L34IVF 制造商:Exar Corporation 功能描述:CDR 51.84Mbps/155.52Mbps/622.08Mbps SONET/SDH 128-Pin LQFP 制造商:EXAR 功能描述:CDR 51.84Mbps/155.52Mbps/622.08Mbps SONET/SDH 128-Pin LQFP
XRT91L34IV-F 功能描述:網(wǎng)絡控制器與處理器 IC 8-Bit TTL 1.8V temp -45 to 85C;UART RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray