![](http://datasheet.mmic.net.cn/340000/8051F330_datasheet_16452108/8051F330_87.png)
Rev. 1.4
87
C8051F330/1/2/3/4/5
SFR Definition 9.5. ACC: Accumulator
SFR Definition 9.6. B: B Register
9.3.
Interrupt Handler
The CIP-51 includes an extended interrupt system supporting a total of 13 interrupt sources with two prior-
ity levels. The allocation of interrupt sources between on-chip peripherals and external inputs pins varies
according to the specific version of the device. Each interrupt source has one or more associated interrupt-
pending flag(s) located in an SFR. When a peripheral or external source meets a valid interrupt condition,
the associated interrupt-pending flag is set to logic 1.
If interrupts are enabled for the source, an interrupt request is generated when the interrupt-pending flag is
set. As soon as execution of the current instruction is complete, the CPU generates an LCALL to a prede-
termined address to begin execution of an interrupt service routine (ISR). Each ISR must end with an RETI
instruction, which returns program execution to the next instruction that would have been executed if the
interrupt request had not occurred. If interrupts are not enabled, the interrupt-pending flag is ignored by the
hardware and program execution continues as normal. (The interrupt-pending flag is set to logic 1 regard-
less of the interrupt's enable/disable state.)
Each interrupt source can be individually enabled or disabled through the use of an associated interrupt
enable bit in an SFR (IE–EIE1). However, interrupts must first be globally enabled by setting the EA bit
(IE.7) to logic 1 before the individual interrupt enables are recognized. Setting the EA bit to logic 0 disables
all interrupt sources regardless of the individual interrupt-enable settings.
Note:
Any instruction that clears the EA bit should be immediately followed by an instruction that has two
or more opcode bytes. For example:
// in 'C':
EA = 0; // clear EA bit.
Bits7–0:
ACC: Accumulator.
This register is the accumulator for arithmetic operations.
R/W
ACC.7
Bit7
R/W
ACC.6
Bit6
R/W
ACC.5
Bit5
R/W
ACC.4
Bit4
R/W
ACC.3
Bit3
R/W
ACC.2
Bit2
R/W
ACC.1
Bit1
R/W
ACC.0
Bit0
Reset Value
00000000
SFR Address:
0xE0
(bit addressable)
Bits7–0:
B: B Register.
This register serves as a second accumulator for certain arithmetic operations.
R/W
B.7
Bit7
R/W
B.6
Bit6
R/W
B.5
Bit5
R/W
B.4
Bit4
R/W
B.3
Bit3
R/W
B.2
Bit2
R/W
B.1
Bit1
R/W
B.0
Bit0
Reset Value
00000000
SFR Address:
0xF0
(bit addressable)