參數(shù)資料
型號: AD9269BCPZRL7-20
廠商: Analog Devices Inc
文件頁數(shù): 18/40頁
文件大?。?/td> 0K
描述: IC ADC 16BIT 20MSPS DL 64LFCSP
標準包裝: 750
位數(shù): 16
采樣率(每秒): 20M
數(shù)據(jù)接口: 串行,SPI?
轉(zhuǎn)換器數(shù)目: 2
功率耗散(最大): 102mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 64-VFQFN 裸露焊盤,CSP
供應(yīng)商設(shè)備封裝: 64-LFCSP-VQ(9x9)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 4 個單端,單極;4 個單端,雙極;2 個差分,單極;2 個差分,雙極
AD9269
Rev. 0 | Page 25 of 40
The AD9269 is placed in power-down mode either by the SPI
port or by asserting the PDWN pin high. In this state, the ADC
typically dissipates 1 mW. During power-down, the output
drivers are placed in a high impedance state. Asserting the PDWN
pin low returns the AD9269 to its normal operating mode. Note
that PDWN is referenced to the digital output driver supply
(DRVDD) and should not exceed that supply voltage.
Low power dissipation in power-down mode is achieved by
shutting down the reference, reference buffer, biasing networks,
and clock. Internal capacitors are discharged when entering power-
down mode and then must be recharged when returning to normal
operation. As a result, wake-up time is related to the time spent
in power-down mode, and shorter power-down cycles result in
proportionally shorter wake-up times.
When using the SPI port interface, the user can place the ADC
in power-down mode or standby mode. Standby mode allows
the user to keep the internal reference circuitry powered when
faster wake-up times are required. See the Memory Map section
for more details.
DIGITAL OUTPUTS
The AD9269 output drivers can be configured to interface with
1.8 V to 3.3 V CMOS logic families. Output data can also be multi-
plexed onto a single output bus to reduce the total number of
traces required.
The CMOS output drivers are sized to provide sufficient output
current to drive a wide variety of logic families. However, large
drive currents tend to cause current glitches on the supplies and
may affect converter performance.
Applications requiring the ADC to drive large capacitive loads
or large fanouts may require external buffers or latches.
The output data format can be selected to be either offset binary
or twos complement by setting the SCLK/DFS pin when operating
in the external pin mode (see Table 11).
Table 11. SCLK/DFS Mode Selection (External Pin Mode)
Voltage at Pin
SCLK/DFS
SDIO/DCS
AGND
Offset binary (default)
DCS disabled
DRVDD
Twos complement
DCS enabled (default)
As detailed in the AN-877 Application Note, Interfacing to High
Speed ADCs via SPI, the data format can be selected for offset
binary, twos complement, or gray code when using the SPI control.
Digital Output Enable Function (OEB)
The AD9269 provides a flexible three-state ability for the digital
output pins. The three-state mode is enabled by the OEB pin or
through the SPI interface. If the OEB pin is low, the output data
drivers and DCOs are enabled. If the OEB pin is high, the output
data drivers and DCOs are placed in a high impedance state.
This OEB function is not intended for rapid access to the data
bus. Note that OEB is referenced to the digital output driver
supply (DRVDD) and should not exceed that supply voltage.
When using the SPI interface, the data outputs and DCO of
each channel can be independently three-stated by using the
output disable (OEB) bit, Bit 4 in Register 0x14.
TIMING
The AD9269 provides latched data with a pipeline delay of nine
clock cycles. Data outputs are available one propagation delay (tPD)
after the rising edge of the clock signal.
Minimize the length of the output data lines and loads placed
on them to reduce transients within the AD9269. These transients
may degrade converter dynamic performance.
The lowest typical conversion rate of the AD9269 is 3 MSPS. At
clock rates below 3 MSPS, dynamic performance may degrade.
Data Clock Output (DCO)
The AD9269 provides two data clock output (DCO) signals that
are designed to capture the data in an external register. The CMOS
data outputs are valid on the rising edge of DCO unless the DCO
clock polarity has been changed via the SPI. See Figure 2 and
Figure 3 for a graphical timing description.
Table 12. Output Data Format
Input (V)
Condition (V)
Offset Binary Output Mode
Twos Complement Mode
OR
VIN+ VIN
< VREF 0.5 LSB
0000 0000 0000 0000
1000 0000 0000 0000
1
VIN+ VIN
= VREF
0000 0000 0000 0000
1000 0000 0000 0000
0
VIN+ VIN
= 0
1000 0000 0000 0000
0000 0000 0000 0000
0
VIN+ VIN
= +VREF 1.0 LSB
1111 1111 1111 1111
0111 1111 1111 1111
0
VIN+ VIN
> +VREF 0.5 LSB
1111 1111 1111 1111
0111 1111 1111 1111
1
相關(guān)PDF資料
PDF描述
AD9271BSVZ-40 IC ADC OCT 12BIT 40MSPS 100-TQFP
AD9280ARSRL IC ADC 8BIT CMOS 32MSPS 28-SSOP
AD9281ARS IC ADC 8BIT DUAL CMOS 28-SSOP
AD9283BRS-RL50 IC ADC 8BIT 50MSPS 3V 20-SSOP
AD9284BCPZRL7-250 IC ADC 8BIT 250MSPS 1.8V 48LFCSP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD9269BCPZRL7-40 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 40 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9269BCPZRL7-65 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 65 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9269BCPZRL7-80 功能描述:模數(shù)轉(zhuǎn)換器 - ADC 16 Bit 80 Msps low pwr dual ADC RoHS:否 制造商:Analog Devices 通道數(shù)量: 結(jié)構(gòu): 轉(zhuǎn)換速率: 分辨率: 輸入類型: 信噪比: 接口類型: 工作電源電壓: 最大工作溫度: 安裝風(fēng)格: 封裝 / 箱體:
AD9271 制造商:AD 制造商全稱:Analog Devices 功能描述:Octal LNA/VGA/AAF/ADC and Crosspoint Switch
AD9271/PCBZ 制造商:Analog Devices 功能描述:EVAL BOARD - Bulk