參數(shù)資料
型號(hào): CS42L51-DNZ
廠商: Cirrus Logic Inc
文件頁(yè)數(shù): 37/43頁(yè)
文件大?。?/td> 0K
描述: IC CODEC STEREO W/HDPN AMP 32QFN
標(biāo)準(zhǔn)包裝: 60
類型: 立體聲音頻
數(shù)據(jù)接口: 串行
分辨率(位): 24 b
ADC / DAC 數(shù)量: 2 / 2
三角積分調(diào)變:
動(dòng)態(tài)范圍,標(biāo)準(zhǔn) ADC / DAC (db): 98 / 98
電壓 - 電源,模擬: 1.8V,2.5V
電壓 - 電源,數(shù)字: 1.8V,2.5V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 32-QFN
供應(yīng)商設(shè)備封裝: 32-QFN 裸露焊盤(pán)(5x5)
包裝: 托盤(pán)
產(chǎn)品目錄頁(yè)面: 754 (CN2011-ZH PDF)
配用: 598-1005-ND - BOARD EVAL FOR CS42L51 CODEC
其它名稱: 598-1627
42
DS679F1
CS42L51
4.9
Recommended Power-Down Sequence
To minimize audible pops when turning off or placing the CODEC in standby,
1.
Mute the DAC’s and ADC’s.
2.
Set the PDN bit in the power control register to ‘1’b. The CODEC will not power down until it reaches a
fully muted sate. Do not remove MCLK until after the part has fully muted. Note that it may be necessary
to disable the soft ramp and/or zero cross volume transitions to achieve faster muting/power down.
3.
Bring RESET low.
ADC Initialization
DAC Initialization
Software Mode
Registers setup to
desired settings.
RESET = Low?
No Power
1. No audio signal
generated.
Off Mode (Power Applied)
1. No audio signal generated.
2. Control Port Registers reset
to default.
Control Port
Active
Control Port Valid
Write Seq. within
10 ms?
Hardware Mode
Minimal feature
set support.
PDN bit = '1'b?
Sub-Clocks Applied
1. LRCK valid.
2. SCLK valid.
3. Audio samples
processed.
Valid
MCLK/LRCK
Ratio?
No
Yes
No
Yes
No
Yes
No
Normal Operation
Audio signal generated per control port or stand-
alone settings.
Analog Output Freeze
1. Aout bias = last audio sample.
2. DAC Modulators stop operation.
3. Audible pops.
ERROR: MCLK removed
PDN bit set to '1'b
(software mode only)
Standby Mode
1. No audio signal generated.
2. Control Port Registers retain
settings.
Reset Transition
1. Pops suppressed.
Power Off Transition
1. Audible pops.
ERROR: Power removed
Valid
MCLK Applied?
No
20 ms delay
Charge Caps
1. VQ Charged to
quiescent voltage.
2. Filtx+ Charged.
2048 internal
MCLK cycle delay
Digital/Analog
Output Muted
50 ms delay
Charge Pump
Powered Up
Headphone Amp
Powered Up
20
s delay
Headphone Amp
Powered Down
20
s delay (DAC
only)
Stand-By
Transition
1. Pops suppressed.
ERROR: MCLK/LRCK ratio change
RESET = Low
Figure 22. Initialization Flowchart
相關(guān)PDF資料
PDF描述
CS42L55-DNZR IC CODEC STER H-HDPN AMP 36-QFN
CS42L73-CWZR IC CODEC AUDIO TELEPHONY 64WLCSP
CS47028B-DQZR IC AUDIO SOC SGL 32BIT 100-LQFP
CS48DV2A-DQZR IC DSP AUDIO 32BIT 2CH 48-LQFP
CS48DV2B-DQZR IC DSP AUDIO 32BIT 2CH 48-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS42L51-DNZR 功能描述:接口—CODEC IC LV Stereo Codec F Digital Audio Apps RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
CS42L52 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:2Low-power, Stereo CODEC w/ Headphone & Speaker Amps
CS42L52_08 制造商:CIRRUS 制造商全稱:Cirrus Logic 功能描述:2Low-power, Stereo CODEC w/ Headphone & Speaker Amps
CS42L52-CNZ 功能描述:接口—CODEC Low Power Stereo CODEC w/ HP+Spkr Amp RoHS:否 制造商:Texas Instruments 類型: 分辨率: 轉(zhuǎn)換速率:48 kSPs 接口類型:I2C ADC 數(shù)量:2 DAC 數(shù)量:4 工作電源電壓:1.8 V, 2.1 V, 2.3 V to 5.5 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DSBGA-81 封裝:Reel
CS42L52-CNZ/B1 制造商:Cirrus Logic 功能描述: