參數(shù)資料
型號(hào): DS2180AQN+T&R
廠商: Maxim Integrated Products
文件頁(yè)數(shù): 19/35頁(yè)
文件大?。?/td> 0K
描述: IC TRANSCEIVER T1 44-PLCC
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 500
功能: 收發(fā)器
接口: T1
電路數(shù): 1
電源電壓: 4.5 V ~ 5.5 V
電流 - 電源: 3mA
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 44-PLCC(16.59x16.59)
包裝: 帶卷 (TR)
包括: 警報(bào)生成和檢測(cè),B7 填充模式,B8ZS 模式,錯(cuò)誤檢測(cè)和計(jì)數(shù)器,“硬件”模式,透明模式
DS2180A
26 of 35
make it compatible with bipolar transmission techniques and inserts zero suppression codes. The bipolar
coder also supports the onboard loopback feature. Input-to-output delay of the transmitter is 10 TCLK
cycles.
RECEIVE SIDE OVERVIEW
Synchronizer
The heart of the receiver is the synchronizer monitor. This circuit serves two purposes: 1) monitoring the
incoming data stream for loss of frame or multiframe alignment, and 2) searching for new frame
alignment pattern when sync loss is detected. When sync loss is detected, the synchronizer begins an off-
line search for the new alignment; all output timing signals remain at the old alignment with the exception
of RSIGFR, which is forced low during resync. When one and only one candidate is qualified, the output
timing will move to the new alignment at the beginning of the next multiframe. One frame later, RLOS
will transition low, indicating valid sync and the resumption of the normal sync monitoring mode. Several
bits in the RCR allow tailoring of the resync algorithm by the user. These bits are described below.
Sync Time (RCR.2)
Bit RCR.2 determines the number of consecutive framing pattern bits to be qualified before SYNC is
declared. If RCR.2=1, the algorithm will validate 24 bits; if RCR.2=0, 10 bits are validated. 24-bit
testing results in superior false framing protection, while 10-bit testing minimizes reframe time (although
in either case, the synchronizer will only establish resync when one and only one candidate is found).
Resync (RCR.0)
A 0-to-1 transition of RCR.0 causes the synchronizer to search for the framing pattern sequence
immediately, regardless of the internal sync status. In order to initiate another resync command, this bit
must be cleared and then set again.
Sync Enable (RCR.1)
When RCR.1 is cleared, the receiver will initiate automatic resync if any of the following events occur: 1)
an OOF event (“out-of-frame”), or 2) carrier loss (32 consecutive 0’s appear at RPOS and RNEG). An
OOF event occurs any time that 2 of 4 F T or FPS bits are in error. When RCR.1 is set, the automatic
resync circuitry is disabled; in this case, resync can only be initiated by setting RCR.0 to 1 or externally
via a low-high transition on RST . Note that using RST to initiate resync resets the receive output timing
while RST is low; use of RCR.1 does not affect output timing until the new alignment is located.
Sync Criteria (RCR.3)
193E
Bit RCR.3 determines which sync algorithm is utilized when resync is in progress (RLOS=1). In 193E
framing, when RCR.3=0, the synchronizer will lock only to the FPS pattern and will move to the new
frame and multiframe alignment after the move to the new alignment.
When RCR.3=1, the new
alignment is further tested by a CRC code match. RLOS will transition low after a CRC match occurs. If
no CRC match occurs in three attempts (three multiframes), the algorithm will reset and a new search for
the framing pattern begins. It takes 9 ms for the synchronizer to check the first CRC code after the new
alignment has been loaded. Each additional CRC test takes 3 ms. Regardless of the state of RCR.3, if
more than one candidate exists after about 24 ms, the synchronizer will begin eliminating emulators by
testing their CRC codes online in order to find the true framing candidate.
193S
In 193S framing, when RCR.3=1, the synchronizer will cross check the FT pattern with the FS pattern to
help eliminate false framing candidates such as digital milliwatts. The FS patterns are compared to the
相關(guān)PDF資料
PDF描述
DS2181AQN+ IC TXRX CEPT PRIMARY RATE 44PLCC
DS2186S/T&R IC TRANSMIT LINE INTERFC 20-SOIC
DS2188SN/TRL IC ATTEN JTR T1/CEPT IND 16-SOIC
DS2196LN+ IC FRAMER DUAL T1 LIU 100-LQFP
DS21FF42 IC FRAMER T1 4X4 16CH 300-BGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS2180IND 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
DS2180Q 制造商:未知廠家 制造商全稱:未知廠家 功能描述:PCM Transceiver
DS2180QIND 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Telecommunication IC
DS2181A 功能描述:網(wǎng)絡(luò)控制器與處理器 IC CEPT Primary Rate Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray
DS2181A+ 功能描述:網(wǎng)絡(luò)控制器與處理器 IC CEPT Primary Rate Transceiver RoHS:否 制造商:Micrel 產(chǎn)品:Controller Area Network (CAN) 收發(fā)器數(shù)量: 數(shù)據(jù)速率: 電源電流(最大值):595 mA 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:PBGA-400 封裝:Tray