參數(shù)資料
型號: DS3148N
廠商: Maxim Integrated Products
文件頁數(shù): 4/89頁
文件大?。?/td> 0K
描述: IC 8CH DS3/3 FRAMER 349-BGA
產(chǎn)品培訓(xùn)模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標(biāo)準(zhǔn)包裝: 1
控制器類型: DS3/E3 調(diào)幀器
接口: LIU
電源電壓: 3.135 V ~ 3.465 V
電流 - 電源: 640mA
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 349-BGA 裸露焊盤
供應(yīng)商設(shè)備封裝: 349-HCBGA(27x27)
包裝: 托盤
DS3146/DS3146/DS31412 6-/8-/12-Channel DS3/E3 Framers
12 of 89
5.4 Receive Framer System Interface Pins
NAME
TYPE
FUNCTION
ROCLK
O
Receive Output Clock. ROCLK is used to clock data out of the receive framer on RDAT. ROCLK is
normally a buffered (and optionally inverted) version of RCLK. When diagnostic loopback is active, ROCLK
is a buffered (and optionally inverted) version of TICLK. If MC4:ROCLKI = 0, data is clocked out of the
framer on the rising edge of ROCLK. If ROCLKI = 1, data is clocked out on the falling edge of ROCLK.
RDAT
O
Receive Data Output. The incoming DS3/E3 data stream is serially clocked out of the receive framer on the
RDAT pin. RDAT is normally updated on the rising edge of ROCLK. To output data on the falling edge of
ROCLK, set MC4:ROCLKI = 1. To internally invert RDAT, set MC4:RDATI = 1. To force RDAT high, set
MC4:RDATH = 1. To force RDAT low, set MC4:RDATI = MC4:RDATH = 1.
RDEN/
RGCLK
O
Receive Data Enable/Receive Gapped Clock. The receive framer can be configured to either output a data
enable (RDEN) or a gapped clock (RGCLK). In data enable mode, RDEN goes active when payload data is
available on the RDAT output pin and inactive when overhead data is present on the RDAT pin. In gapped
clock mode, RGCLK acts as a payload data clock for the RDAT output, toggling for each payload bit
position and not toggling for each framing overhead bit position. In DS3 mode, overhead data is defined as
the M bits, F bits, C bits, X bits, and P bits. In E3 mode, overhead data is defined as the FAS word, RAI bit,
and Sn bit (bits 1 to 12). To configure the receive framer for data enable mode, set MC4:RDENMS = 0. To
configure for gapped clock operation, set MC4:RDENMS = 1. RDEN is normally active high; to make RDEN
active low, set MC4:RDENI = 1. RGCLK normally is the same polarity as RCLK; to invert RGCLK, set
RSOF
O
Receive Start of Frame. RSOF indicates the DS3 or E3 frame boundary on the incoming receive data
stream. RSOF pulses high for one TICLK cycle during the last bit of each DS3 or E3 frame. RSOF is
normally active high. Set MC4:RSOFI = 1 to make RSOF active low.
RLOS
O
Receive Loss of Signal. RLOS goes high when the receive framer is in a loss-of-signal (LOS) state. It
remains high as long as the LOS state persists and returns low when the framer exits the LOS state. See
Table 7-E and Table 7-F for details on the set and clear criteria for this pin. LOS status is also available
through the LOS status bit in the T3E3SR register.
ROOF
O
Receive Out of Frame. ROOF goes high when the receive framer is in an out-of-frame (OOF) state. It
remains high as long as the OOF state persists and returns low when the framer synchronizes. See Table
7-E and Table 7-F for details on the set and clear criteria for this pin. OOF status is also available through
the OOF status bit in the T3E3SR register.
RECU
I
Receive Error-Counter Update Strobe. Through the AECU control bit in the MC1 register, the device can be
configured to use this asynchronous input to initiate an update of the internal error counters in all the
framers on the device. A 0-to-1 transition on the RECU pin causes the device to load the error counter
registers with the latest internal error counts. This signal must be returned low before a subsequent update
of the error counters can occur. After toggling the RECU pin, the host processor must wait at least 100ns
before reading the error counter registers to allow the device time to load the registers. This signal is
logically ORed with the MECU control bit in MC1. If this signal is not used, it should be wired low.
相關(guān)PDF資料
PDF描述
VI-24K-IX-S CONVERTER MOD DC/DC 40V 75W
PIC16C54C-20E/SO IC MCU OTP 512X12 18SOIC
PIC16C54C-04E/SS IC MCU OTP 512X12 20SSOP
PIC12C509T-04/SM IC MCU OTP 1KX12 8-SOIJ
PIC12C508T-04I/SM IC MCU OTP 512X12 8-SOIJ
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS315 制造商:Hubbell Wiring Device-Kellems 功能描述:SWITCH, DECO SER, 3W, 15A 120/277V, BR
DS3150 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:3.3V, DS3/E3/STS-1 Line Interface Unit
DS3150DK 功能描述:網(wǎng)絡(luò)開發(fā)工具 DS3150 Dev Kit RoHS:否 制造商:Rabbit Semiconductor 產(chǎn)品:Development Kits 類型:Ethernet to Wi-Fi Bridges 工具用于評估:RCM6600W 數(shù)據(jù)速率:20 Mbps, 40 Mbps 接口類型:802.11 b/g, Ethernet 工作電源電壓:3.3 V
DS3150G 功能描述:IC LIU T3/E3/STS-1 49-BGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件
DS3150GN 功能描述:IC LIU T3/E3/STS-1 IND 49-BGA RoHS:否 類別:集成電路 (IC) >> 接口 - 驅(qū)動器,接收器,收發(fā)器 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:25 系列:- 類型:收發(fā)器 驅(qū)動器/接收器數(shù):2/2 規(guī)程:RS232 電源電壓:4.5 V ~ 5.5 V 安裝類型:通孔 封裝/外殼:16-DIP(0.300",7.62mm) 供應(yīng)商設(shè)備封裝:16-PDIP 包裝:管件