參數(shù)資料
型號: DSP56F827FG80E
廠商: Freescale Semiconductor
文件頁數(shù): 9/60頁
文件大?。?/td> 0K
描述: IC HYBRID CTRLR 16BIT 128-LQFP
標(biāo)準(zhǔn)包裝: 72
系列: 56F8xx
核心處理器: 56800
芯體尺寸: 16-位
速度: 80MHz
連通性: EBI/EMI,SCI,SPI,SSI
外圍設(shè)備: POR,PWM,WDT
輸入/輸出數(shù): 64
程序存儲器容量: 136KB(68K x 16)
程序存儲器類型: 閃存
RAM 容量: 5K x 16
電壓 - 電源 (Vcc/Vdd): 2.25 V ~ 2.75 V
數(shù)據(jù)轉(zhuǎn)換器: A/D 10x12b
振蕩器型: 外部
工作溫度: -40°C ~ 85°C
封裝/外殼: 128-LQFP
包裝: 托盤
Signals and Package Information
56F827 Technical Data, Rev. 12
Freescale Semiconductor
17
SS
(GPIOF7)
99
Input/Output
SPI Slave Select—In master mode, this pin is used to arbitrate multiple
masters. In slave mode, this pin is used to select the slave.
Port F GPIO—This General Purpose I/O (GPIO) pin can be individually
programmed as input or output.
After reset, the default state is SS.
TXD0
(SCLK0)
108
Output
Input/Output
Transmit Data (TXD0)—transmit data output
SPI Serial Clock—In master mode, this pin serves as an output, clocking
slaved listeners. In slave mode, this pin serves as the data clock input.
After reset, the default state is SCI output.
RXD0
(MOSI0)
107
Input
Input/Output
Receive Data (RXD0)—receive data input
SPI Master Out/Slave In—This serial data pin is an input to a master device
and an output from a slave device. The MISO line of a slave device is placed
in the high-impedance state if the slave device is not selected.
TXD1
(MISO0)
106
Output
Input/Output
Transmit Data (TXD1)—transmit data output
SPI Master In/Slave Out—This serial data pin is an output to a master device
and an input from a slave device. The master device places data on the MOSI
line one half-cycle before the clock edge the slave device uses to latch the
data.
After reset, the default state is SCI input.
RXD1
(SS0)
105
Input
(Schmitt)
Input
Receive Data (RXD1)— receive data input
SPI Slave Select—In master mode, this pin is used to arbitrate multiple
masters. In slave mode, this pin is used to select the slave.
After reset, the default state is SCI input.
TXD2
(GPIOC6)
104
Output
Input/Output
Transmit Data (TXD2)—transmit data output
Port C GPIO—This General Purpose I/O (GPIO) pin can be individually
programmed as input or output.
After reset, the default state is GPIO output.
RXD2
(GPIOC7)
103
Input/Output
Receive Data (RXD2)— receive data input
Port C GPIO—This General Purpose I/O (GPIO) pin can be individually
programmed as input or output.
After reset, the default state is GPIO input.
Table 2-2 56F827 Signal and Package Information for the 128 Pin LQFP (Continued)
Signal Name
Pin No.
Type
Description
相關(guān)PDF資料
PDF描述
DSPB56362AG120 IC DSP 24BIT AUD 120MHZ 144-LQFP
DSPB56364AF100 IC DSP 24BIT AUD 100MHZ 100-LQFP
DSPB56366AG120 IC DSP 24BIT AUD 120MHZ 144-LQFP
DSPB56367AG150 IC DSP 24BIT 150MHZ 144-LQFP
DSPB56371AF180 IC DSP 24BIT 180MHZ 80-LQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DSP56F827FG80E 制造商:Freescale Semiconductor 功能描述:Digital Signal Processor IC DSP Type:Cor
DSP56F827FG80E 制造商:Freescale Semiconductor 功能描述:DSP LQFP128 3.6V
DSP56F827PB 制造商:未知廠家 制造商全稱:未知廠家 功能描述:56F827 16-Bit Hybrid Controller Product Brief
DSP56F827PB/D 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:56F827 16-bit Hybrid Controller
DSP56F8XXBLUM 制造商:未知廠家 制造商全稱:未知廠家 功能描述:56F8xx Serial Bootloader User Manual