參數(shù)資料
型號: IDT77301
廠商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類: DRAM
英文描述: UTOPIAFIFO 1 TO 4 (128 x 9 x 4) DEMULTIPLEXER-FIFO
中文描述: 128 X 9 OTHER FIFO, 8 ns, PQFP100
封裝: 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
文件頁數(shù): 13/29頁
文件大?。?/td> 342K
代理商: IDT77301
13
IDT77301
UtopiaFIFO
1 to 4 (128 x 9 x 4) Demultiplexer-FIFO Commercial and Industrial Temperature Ranges
ENR
is again asserted, the next data byte will be placed in the appropriate
place in memory (no bad data or address will be written).
If desired, the sender can wait until a HIGH CLAVR signal before
placing data on the bus; this allows the sender to
poll
different address
s
on every clock cycle (see figure 8). For cases where an address may not
be available for several cycles, this allows a quicker determnation of an
available address. A different address can be polled every clock versus
one every other clock for the prior case. However, there is added latency
once an address is found with an available cell space. Two additional
cycles are needed (C4 and C5) between the address with space available
and actual loading of data (on C6). Once a cell transfer is started (assertion
of SOCR), all data on the address/data bus will be recognized as data, not
as an address. Any assertion of SOCR prior to cell transfer completion
results in an error condition (see cell length error recovery).
Once the current cell transfer is complete, the next cell transfer to the
same FIFO destination can occur with no delay if CLAVR is HIGH before
the next clock cycle
s rising edge (Clock Cx). No new address is placed
on the bus. A LOW
ENR
combined with a HIGH CLAVR and newly
asserted SOCR indicates the first word of the next cell. The word is written
as data.
If CLAVR is LOW at the end of current cell transfer, the UtopiaFIFO will
interpret the next word as an address. With a LOW CLAVR, an asserted
SOCR on the data on the bus will be ignored.
If the same FIFO is to be selected but has no space available, CLAVR
is LOW. The sender evaluates CLAVR on the cycle after the last word
transfer. The UtopiaFIFO flexibility allows for several possible timng
schemes. Figure 9 shows the switch loading the first byte of the next cell
before the CLAVR signal is known. At C3, data byte H1 is ignored as
CLAVR is LOW. Clocks C4 and C5 show the switch waiting until CLAVR
asserts. At C5, CLAVR is recognized by the switch and places data on the
bus and an asserted SOCR at C6. An alternative is for the switch to
immediately place a new address on the bus after cell transfer (clocks C9,
C10, C11). At clock C10, available address A2 is recognized and on C12,
A2 is placed on the bus. On clock C13, the SOCR is asserted with the start
of a new cell; with a HIGH CLAVR, this new data will be accepted.
If a new address is selected, a one cycle delay occurs before the next
cell can be sent. After the current cell transfer is completed, the SOCR and
ENR
stay LOW. CLAVR is a don
t care. With a LOW SOCR, asserted
ENR
, and no cell transfer taking place, the UtopiaFIFO determnes a new
address location is on the address/data bus. The UtopiaFIFO reads this
address location and determnes if a complete cell can be accepted. If a
new cell can be written, CLAVR is asserted by the following cycle. By
holding
ENR
LOW, valid data can be placed on the bus and SOCR is
asserted on the same cycle. The UtopiaFIFO will recognize the new data
and write to the selected FIFO location.
MULTICAST OPERATION
The UtopiaFIFO can operate in in-band routing mode using the
multicast format. The address timng is shown in Figure 10.
Configuration:
RMS =
1
indicates in-band routing.
MAS =
1
indicates multicast mode.
BSS =
X
either 9 or 18 bit operation
The UtopiaFIFO will read the address inputs as a series of enables.
In this mode, ADR0-3 selects FIFOs A through D respectfully. Address
ADR4 is a don
t care. Any combination of 4 output destinations can be
selected in single device operation (or up to 31 destinations in building block
mode). The address read timng is simlar to the nonmulticast operation.
Table 1 shows the combination of output FIFO destinations depending on
the address enables loaded.
In the multicast mode the UtopiaFIFO will not load input data unless all
selected FIFO destinations have roomfor a complete cell. If one or more
FIFOs do not have space for a cell, the CLAVR signal will stay LOW and
data will not be loaded. Once all selected FIFOs have space, the CLAVR
will assert and the upstreamsystemwill load data to the UtopiaFIFO by
asserting
ENR
. SOCR will assert for first word written. Internally, the
UtopiaFIFO loads the same cell and SOCR signal into all selected FIFO
destinations. If all selected FIFOs cannot accept an additional cell, the
CLAVR must go LOW before the fourth fromlast word transfer takes place.
If all selected FIFOs can accept a cell, continuous multicasting can take place
to the same selected group of FIFOs (the CLAVR signal must assert prior
to last word transfer). With
ENR
asserted, a new cell will transfer with
SOCR asserted on the first word.
The timng diagrams 6 and 7 also apply to the multicast mode. The only
difference is that a series of enables are used in place of a single address.
If a different set of destination FIFOs is desired, upon current cell transfer
completion, the SOCR stays LOW. Continuous assertion of
ENR
, with no
new SOCR, notifies the UtopiaFIFO that new address
are being loaded.
Dynamc single/multicast location capability is not allowed. To switch
fromsingle to multicast requires a reset operation.
OUT-BAND ROUTING
SINGLE FIFO DESTINATION (NO MULTICAST)
Configuration:
RMS = "0" indicates out-band routing.
MAS = "0" indicates singlecast Mode.
BSS = "X" either 9 or 18 bit operation.
In this mode the UtopiaFIFO is fully Utopia Level II compliant. The timng
sequence is shown in Figure 11. The data and signal connections are
shown in Figure 2b. In this approach, the FIFO address
are separate from
the data path. No words will be written fromthe data bus to the address pins
ADR(0-4). With no current cell transfer: the CLAVR and SOCR signals are
tri-state; the
ENR
is de-asserted and no valid data is on the bus. To
select
a FIFO, a two-clock polling cycle is used. An address is loaded into the
ADR0-4 pins with
ENR
de-asserted. On the next clock cycle, the CLAVR
asserts if the selected location can accept an entire cell. At this point, an
invalid address is placed on the address bus. On the next clock cycle, the
CLAVR goes tri-state due to the previous invalid data. The upstream
systemknows it can ship a complete cell due to the prior HIGH CLAVR
signal and places the valid location on the address bus a second time. Then
the
ENR
is asserted while CLAVR asserts. SOCR asserts (for first word
written) and data is placed on the bus. For each subsequent
ENR
assertion, data is transferred until the cell transfer is completed.
If during cell transfer,
ENR
is de-asserted, data is invalid and the FIFO
address on the data bus is not selected (even if it has been previously polled
相關(guān)PDF資料
PDF描述
IDT77301L12PF UTOPIAFIFO 1 TO 4 (128 x 9 x 4) DEMULTIPLEXER-FIFO
IDT77301L12PFI UTOPIAFIFO 1 TO 4 (128 x 9 x 4) DEMULTIPLEXER-FIFO
IDT77305 UTOPIAFIFO 4 PORT MULTIPLEXER FIFO
IDT77911 Octal Transceivers And Line/MOS Drivers With 3-State Outputs 20-PDIP -40 to 85
IDT77914 NICStAR⑩ Reference Design 155Mbps Network Interface Card NIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
IDT77V011L155DA 功能描述:INTERFACE DPI-UTOPIA 144-TQFP RoHS:否 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
IDT77V011L155DA8 功能描述:INTERFACE DPI-UTOPIA 144-TQFP RoHS:否 類別:集成電路 (IC) >> 接口 - 專用 系列:- 標準包裝:3,000 系列:- 應(yīng)用:PDA,便攜式音頻/視頻,智能電話 接口:I²C,2 線串口 電源電壓:1.65 V ~ 3.6 V 封裝/外殼:24-WQFN 裸露焊盤 供應(yīng)商設(shè)備封裝:24-QFN 裸露焊盤(4x4) 包裝:帶卷 (TR) 安裝類型:表面貼裝 產(chǎn)品目錄頁面:1015 (CN2011-ZH PDF) 其它名稱:296-25223-2
IDT77V106L25TF 制造商:Integrated Device Technology Inc 功能描述:
IDT77V106-L25TFI 制造商:Integrated Device Technology Inc 功能描述:ATM/SONET TRANSCEIVER, 64 Pin, Plastic, QFP
IDT77V252L155PG 制造商:Integrated Device Technology Inc 功能描述:ATM/SONET SEGMENTATION AND REASSEMBLY CIRCUIT, 208 Pin, Plastic, QFP