參數(shù)資料
型號: KEYMATEK
廠商: Silicon Laboratories Inc
文件頁數(shù): 93/250頁
文件大小: 0K
描述: BOARD EVAL ITO FILM F800
標準包裝: 1
系列: QuickSense™
傳感器類型: 觸摸,電容式
傳感范圍: 13 個按鈕/鍵
接口: USB
嵌入式: 是,MCU,8 位
已供物品: 板,線纜
已用 IC / 零件: C8051F800
產(chǎn)品目錄頁面: 626 (CN2011-ZH PDF)
其它名稱: 336-1818
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁當前第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁第194頁第195頁第196頁第197頁第198頁第199頁第200頁第201頁第202頁第203頁第204頁第205頁第206頁第207頁第208頁第209頁第210頁第211頁第212頁第213頁第214頁第215頁第216頁第217頁第218頁第219頁第220頁第221頁第222頁第223頁第224頁第225頁第226頁第227頁第228頁第229頁第230頁第231頁第232頁第233頁第234頁第235頁第236頁第237頁第238頁第239頁第240頁第241頁第242頁第243頁第244頁第245頁第246頁第247頁第248頁第249頁第250頁
C8051F80x-83x
182
Rev. 1.0
All transactions are initiated by a master, with one or more addressed slave devices as the target.
The
master generates the START condition and then transmits the slave address and direction bit. If the trans-
action is a WRITE operation from the master to the slave, the master transmits the data a byte at a time
waiting for an ACK from the slave at the end of each byte. For READ operations, the slave transmits the
data waiting for an ACK from the master at the end of each byte. At the end of the data transfer, the master
generates a STOP condition to terminate the transaction and free the bus. Figure 26.3 illustrates a typical
SMBus transaction.
Figure 26.3. SMBus Transaction
26.3.1. Transmitter Vs. Receiver
On the SMBus communications interface, a device is the “transmitter” when it is sending an address or
data byte to another device on the bus. A device is a “receiver” when an address or data byte is being sent
to it from another device on the bus. The transmitter controls the SDA line during the address or data byte.
After each byte of address or data information is sent by the transmitter, the receiver sends an ACK or
NACK bit during the ACK phase of the transfer, during which time the receiver controls the SDA line.
26.3.2. Arbitration
A master may start a transfer only if the bus is free. The bus is free after a STOP condition or after the SCL
and SDA lines remain high for a specified time (see Section “26.3.5. SCL High (SMBus Free) Timeout” on
page 183). In the event that two or more devices attempt to begin a transfer at the same time, an arbitra-
tion scheme is employed to force one master to give up the bus. The master devices continue transmitting
until one attempts a HIGH while the other transmits a LOW. Since the bus is open-drain, the bus will be
pulled LOW. The master attempting the HIGH will detect a LOW SDA and lose the arbitration. The winning
master continues its transmission without interruption; the losing master becomes a slave and receives the
rest of the transfer if addressed. This arbitration scheme is non-destructive: one device always wins, and
no data is lost.
26.3.3. Clock Low Extension
SMBus provides a clock synchronization mechanism, similar to I2C, which allows devices with different
speed capabilities to coexist on the bus. A clock-low extension is used during a transfer in order to allow
slower slave devices to communicate with faster masters. The slave may temporarily hold the SCL line
LOW to extend the clock low period, effectively decreasing the serial clock frequency.
26.3.4. SCL Low Timeout
If the SCL line is held low by a slave device on the bus, no further communication is possible. Furthermore,
the master cannot force the SCL line high to correct the error condition. To solve this problem, the SMBus
protocol specifies that devices participating in a transfer must detect any clock cycle held low longer than
25 ms as a “timeout” condition. Devices that have detected the timeout condition must reset the communi-
cation no later than 10 ms after detecting the timeout condition.
When the SMBTOE bit in SMB0CF is set, Timer 3 is used to detect SCL low timeouts. Timer 3 is forced to
reload when SCL is high, and allowed to count when SCL is low. With Timer 3 enabled and configured to
SLA6
SDA
SLA5-0
R/W
D7
D6-0
SCL
Slave Address + R/W
Data Byte
START
ACK
NACK
STOP
相關(guān)PDF資料
PDF描述
GEC22DRXI CONN EDGECARD 44POS DIP .100 SLD
RN-0512S CONV DC/DC 1.25W 05VIN 12VOUT
GBC15DRTS CONN EDGECARD 30POS DIP .100 SLD
GCC08DREI CONN EDGECARD 16POS .100 EYELET
GBC10DRAN CONN EDGECARD 20POS R/A .100 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KEYPAD-HOA-BLK 制造商:Eaton Corporation 功能描述:KEYPAD, HAND/OFF/AUTO
KEY-RING LED 制造商:Energizer Battery Company 功能描述:
KEYRINGS 制造商:KEY SECURE 功能描述:KEY RING PK10 制造商:KEY SECURE 功能描述:KEY RING, PK10 制造商:KEY SECURE 功能描述:KEY RING, PK10, SVHC:No SVHC (20-Jun-2013)
KEYS 制造商:KEY SECURE 功能描述:SPARE KEYS FOR KEYSECURE RANGE
KEY-START-ALT 制造商:TE Connectivity 功能描述:GEN-SET CONTROLLER KEY START OPTION