參數(shù)資料
型號(hào): RG82845MZ
英文描述: Controller Miscellaneous - Datasheet Reference
中文描述: 控制器雜項(xiàng)-數(shù)據(jù)表參考
文件頁數(shù): 145/157頁
文件大?。?/td> 1407K
代理商: RG82845MZ
Intel
82845MP/82845MZ Chipset-Mobile (MCH-M)
88
Datasheet
250687-002
R
3.8.3.
PCICMD1 – PCI-PCI Command Register – Device #1
Address Offset:
04-05h
Default:
0000h
Access:
Read Only, Read/Write
Size
16 bits
Bit
Descriptions
15:10
Reserved
9
Fast Back-to-Back Enable (FB2BEn): Not Applicable. Hardwired to “0.”
8
SERR Message Enable (SERRE1): This bit is a global enable bit for Device #1 SERR messaging.
The MCH-M does not have an SERR# signal. The MCH-M communicates the SERR# condition by
sending an SERR message to the ICH3-M. If this bit is set to a 1, the MCH-M is enabled to generate
SERR messages over the hub interface for specific Device #1 error conditions that are individually
enabled in the BCTRL register. The error status is reported in the PCISTS1 register. If SERRE1 is
reset to 0, then the SERR message is not generated by the MCH-M for Device #1.
NOTE: This bit only controls SERR messaging for the Device #1. Device #0 has its own SERRE bit to
control error reporting for error conditions occurring on Device #0.
7
Address/Data Stepping (ADSTEP): Not applicable. Hardwired to “0.”
6
Parity Error Enable (PERRE1): Parity checking is not supported on the primary side of this device.
Hardwired to ‘0’
5
Reserved
4
Memory Write and Invalidate Enable (MWIE): This bit is implemented as Read Only and returns a
value of 0 when read.
3
Special Cycle Enable (SCE): This bit is implemented as Read Only and returns a value of 0 when
read.
2
Bus Master Enable (BME1): This bit is not functional. It is a RW bit for compatibility with compliance
testing software.
1
Memory Access Enable (MAE1): This bit must be set to 1 to enable the Memory and Prefetchable
memory address ranges defined in the MBASE1, MLIMIT1, PMBASE1, and PMLIMIT1 registers.
When set to 0 all of device #1’s memory space is disabled.
0
I/O Access Enable (IOAE1): This bit must be set to1 to enable the I/O address range defined in the
IOBASE1, and IOLIMIT1 registers. When set to 0 all of device #1’s I/O space is disabled.
相關(guān)PDF資料
PDF描述
RG82870P2 Controller Miscellaneous - Datasheet Reference
RH5RE36AA-T1-FA 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RH5RE56AA-T1-FA 5.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PSSO3
RE5RE36AA-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
RE5RE36AC-TZ-FC 3.6 V FIXED POSITIVE LDO REGULATOR, 0.7 V DROPOUT, PBCY3
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
RG82845PE S L6H5 制造商:Intel 功能描述:CHIPSTGMCH 82845PE HT-PBGA760
RG82845PESL6Q3 制造商:Intel 功能描述:Chipsets
RG82845-SL5V7 制造商:Intel 功能描述:INTEL 845G GRAPHICS AND MEMORY CONTROLLER HUB(GMCH)
RG82845SL5YQ 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel?? 845 Chipset: 82845 Memory Controller Hub (MCH) for SDR
RG82845-SL63W 制造商:Intel 功能描述:INTEL 845G GRAPHICS AND MEMORY CONTROLLER HUB(GMCH)