www.ti.com
TMS320TCI6482
Communications Infrastructure Digital Signal Processor
SPRS246F–APRIL 2005–REVISED MAY 2007
Table 8-56. Switching Characteristics for Host-Port Interface Cycles
(1)(2)
(see
Table 8-56
through
Figure 8-51
)
-850
A-1000
-1000
MIN
5
NO.
PARAMETER
UNIT
MAX
Case 1. HPIC or HPIA read
Case 2. HPID read with no
auto-increment
(3)
Case 3. HPID read with auto-increment
and read FIFO initially empty
(3)
Case 4. HPID read with auto-increment
and data previously prefetched into the
read FIFO
15
9 * M + 20
Delay time, HSTROBE low to
DSP data valid
1
t
d(HSTBL-HDV)
ns
9 * M + 20
5
15
2
3
4
5
t
dis(HSTBH-HDV)
t
en(HSTBL-HD)
t
d(HSTBL-HRDYH)
t
d(HSTBH-HRDYH)
Disable time, HD high-impedance from HSTROBE high
Enable time, HD driven from HSTROBE low
Delay time, HSTROBE low to HRDY high
Delay time, HSTROBE high to HRDY high
1
3
4
ns
ns
ns
ns
15
12
12
Case 1. HPID read with no
auto-increment
(3)
Case 2. HPID read with auto-increment
and read FIFO initially empty
(3)
10 * M + 20
Delay time, HSTROBE low to
HRDY low
6
t
d(HSTBL-HRDYL)
ns
10 * M + 20
7
t
d(HDV-HRDYL)
Delay time, HD valid to HRDY low
0
ns
Case 1. HPIA write
(3)
Case 2. HPID write with no
auto-increment
(3)
5 * M + 20
Delay time, HSTROBE high to
HRDY low
34
t
d(DSH-HRDYL)
ns
5 * M + 20
Delay time, HSTROBE low to HRDY low for HPIA write and FIFO not
empty
(3)
Delay time, HAS low to HRDY high
35
t
d(HSTBL-HRDYL)
40 * M + 20
ns
36
t
d(HASL-HRDYH)
M = SYSCLK3 period = 6/CPU clock frequency in ns. For example, when running parts at 1000 MHz, use M = 6 ns.
HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS.
Assumes the HPI is accessing L2/L1 memory and no other master is accessing the same memory location.
12
ns
(1)
(2)
(3)
C64x+ Peripheral Information and Electrical Specifications
178
Submit Documentation Feedback