The asynchronous bus arbitration is enab" />
參數(shù)資料
型號: DSP56301PW80
廠商: Freescale Semiconductor
文件頁數(shù): 80/124頁
文件大?。?/td> 0K
描述: IC DSP 24BIT 80MHZ 208-LQFP
標(biāo)準(zhǔn)包裝: 36
系列: DSP563xx
類型: 定點
接口: 主機接口,SSI,SCI
時鐘速率: 80MHz
非易失內(nèi)存: ROM(9 kB)
芯片上RAM: 24kB
電壓 - 輸入/輸出: 3.30V
電壓 - 核心: 3.30V
工作溫度: -40°C ~ 100°C
安裝類型: 表面貼裝
封裝/外殼: 208-LQFP
供應(yīng)商設(shè)備封裝: 208-LQFP
包裝: 托盤
AC Electrical Characteristics
DSP56301 Technical Data, Rev. 10
Freescale Semiconductor
2-33
The asynchronous bus arbitration is enabled by internal BB inputs and synchronization circuits on BG. These
synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this
delay, a DSP56300 part can assume mastership and assert BB, for some time after BG is deasserted. Timing 250
defines when BB can be asserted.
Once BB is asserted, there is a synchronization delay from BB assertion to the time this assertion is exposed to other
DSP56300 components which are potential masters on the same bus. If BG input is asserted before that time, a
situation of BG asserted, and BB deasserted, can cause another DSP56300 component to assume mastership at the
same time. Therefore, a non-overlap period between one BG input active to another BG input active is required.
Timing 251 ensures that such a situation is avoided.
2.5.6
Host Interface Timing
Figure 2-26.
Asynchronous Bus Arbitration Timing
Table 2-18.
Universal Bus Mode Timing Parameters
No.
Characteristic
Expression
80 MHz
100 MHz
Unit
Min
Max
Min
Max
300
Access Cycle Time
3
× TC
37.5
30.0
ns
301
HA[10–0], HAEN Setup to Data Strobe Assertion1
5.8
4.6
ns
302
HA[10–0], HAEN Valid Hold from Data Strobe Deassertion1
0.0
0.0
ns
303
HRW Setup to HDS Assertion2
5.8
4.6
ns
304
HRW Valid Hold from HDS Deassertion2
0.0
0.0
ns
305
Data Strobe Deasserted Width1
4.1
3.3
ns
306
Data Strobe Asserted Pulse Width1
80 MHz: 2.5
× TC + 1.7
100 MHz: 2.5
× TC + 1.3
32.9
26.3
ns
307
HBS Asserted Pulse Width
2.5
2.0
ns
308
HBS Assertion to Data Strobe Assertion1
80 MHz: TC 4.9
100 MHz: TC 4.0
—7.6
—6.0
ns
309
HBS Assertion to Data Strobe Deassertion1
80 MHz: 2.5
× TC + 2.9
100 MHz: 2.5
× TC + 2.3
34.1
27.3
ns
310
HBS Deassertion to Data Strobe Deassertion1
80 MHz: 1.5
× TC + 3.3
100 MHz: 1.5
× TC + 2.6
22.1
17.6
ns
311
Data Out Valid to TA Assertion (HBS Not Used—Tied to VCC)
2
80 MHz: 2
× TC 11.6
100 MHz: 2
× TC 9.2
13.4
10.8
ns
312
Data Out Active from Read Data Strobe Assertion3
1.7
1.3
ns
BG1
BB
251
BG2
250
250+251
相關(guān)PDF資料
PDF描述
VE-26Z-CW-S CONVERTER MOD DC/DC 2V 40W
MIC281-0BM6 TR IC SUPERVISOR THERMAL SOT23-6
VJ1206A821JBBAT4X CAP CER 820PF 100V 5% NP0 1206
VI-21D-CW-F4 CONVERTER MOD DC/DC 85V 100W
EBC05DRES-S13 CONN EDGECARD 10POS .100 EXTEND
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DSP56301UMAD 制造商:未知廠家 制造商全稱:未知廠家 功能描述:DSP56301 Users Manual Addendum
DSP56301VF100 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC 100Mhz/100MMACS RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSP56301VF80 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC MAP DSP RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSP56301VF80B1 功能描述:數(shù)字信號處理器和控制器 - DSP, DSC DSP56301VF80B1 RoHS:否 制造商:Microchip Technology 核心:dsPIC 數(shù)據(jù)總線寬度:16 bit 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:2 KB 最大時鐘頻率:40 MHz 可編程輸入/輸出端數(shù)量:35 定時器數(shù)量:3 設(shè)備每秒兆指令數(shù):50 MIPs 工作電源電壓:3.3 V 最大工作溫度:+ 85 C 封裝 / 箱體:TQFP-44 安裝風(fēng)格:SMD/SMT
DSP56301VL100 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:24-Bit Digital Signal Processor