參數(shù)資料
型號: HSP43216JC-52Z
廠商: Intersil
文件頁數(shù): 2/20頁
文件大小: 0K
描述: IC HALFBAND FILTER 84-PLCC
標準包裝: 15
濾波器類型: 半帶
濾波器數(shù): 4
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
封裝/外殼: 84-LCC(J 形引線)
供應商設備封裝: 84-PLCC(29.21x29.21)
包裝: 管件
10
FN3365.10
October 6, 2008
In the polyphase implementation, the input data stream
feeds even and odd tap filters running at the input sample
rate. The interpolated sample stream is derived by
multiplexing the output of each polyphase branch into a
single data stream at twice the input sample rate. As in the
Decimate by Two example, the even or odd tap filters are
comprised of the even or odd indexed coefficients from the
original transversal filter.
The operation of the HSP43216 in Interpolate by Two mode
is analogous to the polyphase example above. In this mode
the internal data flow is routed as shown in Figure 11A and
Figure 11B. The different data flows depend on the selection
of internal or external multiplexing via INT/EXT. In this mode,
data input through AIN0-15 is fed to the even and odd
polyphase branches of the filter processor. The output of
each branch is multiplexed together to generate the output
data stream at the interpolated rate. NOTE: The output of
each polyphase branch is scaled by two to compensate
for the attenuation of one half caused by interpolation.
C0 C1 C2 C3 C4 C5 C6
..,X2,X1,X0
Y(1) = X0(C0)+0(C1)+X1(C2)+0(C3)+X2(C4)+0(C5)+X3(C6)
Y(0) = 0(C0)+X0(C1)+0(C2)+X1(C3)+0(C4)+X2(C5)+0(C6)
...,Y1,Y0
2
..X1,0,X0,0
7 TAP HALFBAND FILTER
Y(3) = X1(C0)+0(C1)+X2(C2)+0(C3)+X3(C4)+0(C5)+X4(C6)
Y(2) = 0(C0)+X1(C1)+0(C2)+X2(C3)+0(C4)+X3(C5)+0(C6)
FIGURE 9. TRANSVERSAL IMPLEMENTATION OF
INTERPOLATE BY TWO HALFBAND FILTER
C0 C2 C4 C6
...,X2,X1,X0
Y0 = X0(C1)+X1(C3)+X2(C5)
Y1 = X0(C0)+X1(C2)+X2(C4)+X3(C6)
..,Y4,Y2,Y0
C1 C3 C5
R
E
G
ODD TAP FILTER
EVEN TAP FILTER
M
U
X
..,Y5,Y3,Y1
..,Y2,Y1,Y0
Y2 = X1(C1)+X2(C3)+X3(C5)
FIGURE 10. POLYPHASE IMPLEMENTATION OF
INTERPOLATE BY TWO HALFBAND FILTER
FIGURE 11A. DATA FLOW DIAGRAM FOR INTERPOLATE BY 2 FILTER MODE (INT/EXT = 1)
FIGURE 11B. DATA FLOW DIAGRAM FOR INTERPOLATE BY 2 FILTER MODE (INT/EXT = 0)
EVEN TAP
FILTER
ODD TAP
FILTER
AIN0-15
AOUT0-15
OEA
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
N
D
F
M
T
R
E
G
R
E
G
R
E
G
R
E
G
1
2
R
E
G
M
U
X
Clocked at CLK/2
GROUP DELAY 19
PIPELINE DELAY 2-35
PIPELINE DELAY 19
EVEN TAP
FILTER
AIN0-15
AOUT0-15
R
E
G
R
E
G
R
E
G
R
N
D
F
M
T
R
E
G
R
E
G
R
E
G
1
R
E
G
R
E
G
1
ODD TAP
FILTER
OEB
1
BOUT0-15
R
N
D
F
M
T
R
E
G
R
E
G
OEA
GROUP DELAY 19
PIPELINE DELAY 2-35
GROUP DELAY 19
PIPELINE DELAY 19
R
E
G
R
E
G
HSP43216
相關PDF資料
PDF描述
HSP43220JC-33Z IC DECIMATING DGTL FILTER 84PLCC
IA188EM-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA188ES-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA6805E2PLC44IR0 IC MCU 8BIT 5MHZ 44PLCC
IA82050-PDW28I-R-01 IC ASYNCHRONOUS SERIAL CTRL
相關代理商/技術參數(shù)
參數(shù)描述
HSP43216JI-52 制造商:Rochester Electronics LLC 功能描述:- Bulk
HSP43216VC-52 功能描述:有源濾波器 HALFBAND FILTER 100 PIN PQFP,COMM RoHS:否 制造商:Maxim Integrated 通道數(shù)量:1 截止頻率:150 KHz 電源電壓-最大:11 V 電源電壓-最小:4.74 V 最大工作溫度:+ 85 C 安裝風格:Through Hole 封裝 / 箱體:PDIP N 封裝:Tube
HSP43216VC-52Z 功能描述:有源濾波器 W/ANNEAL HALFB & FILER 100 PIN PQFP RoHS:否 制造商:Maxim Integrated 通道數(shù)量:1 截止頻率:150 KHz 電源電壓-最大:11 V 電源電壓-最小:4.74 V 最大工作溫度:+ 85 C 安裝風格:Through Hole 封裝 / 箱體:PDIP N 封裝:Tube
HSP43220 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Decimating Digital Filter
HSP43220/883 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Decimating Digital Filter