13
FN3365.10
October 6, 2008
If external multiplexing is selected (INT/EXT = 0), a
demultiplex function is required off chip to break the input data
stream into even and odd samples for input through AIN0-15
and BIN0-15. In this mode, the real and imaginary processing
legs run at the input clock rate which allows the device to
perform the down convert and decimate function on real
signals sampled at up to twice the maximum speed grade of
the device (104 MSPS). With external multiplexing, the
minimum pipeline delay through the upper processing leg is 9
CLK’s and the pipeline delay through the lower processing leg
is 26 CLK’s as shown in Figure 15B. To synchronize the even
samples input through AIN0-15 with the zero degree cosine
term of the quadrature LO, SYNC should be asserted on the
same clock that the target sample is present at the input of the
part as shown in Figure 17. NOTE: For proper operation,
the samples demultiplexed to the AIN0-15 input must
precede those input to the BIN0-15 input in sample order.
For example, given a data sequence x0, x1, x2, and x3,
the demultiplex function would route x0 and x2 to AIN0-
15 and x1 and x3 to BIN0-15.
Quadrature to Real Conversion Mode (MODE1-0 = 11)
The Quadrature to Real Conversion mode is used to
construct a real output from a quadrature input. To
accomplish this, the Halfband Filter Processor interpolates
the quadrature components of the complex input signal by
a factor of two. Next, the Quadrature Up-Convert Processor
spectrally shifts the signal by fS/4 and derives the real
output as described in the fS/4 Quadrature Up-Convert
Processor Section. The direction of the spectral shift is
controlled via the USB/LSB input and is used to designate
the frequency content of the complex input as either the
upper or lower sideband of the resulting real output signal.
A spectral representation of quadrature to real conversion
is shown in Figure 18 for USB/LSB = 1. NOTE: The fS/4
Up-Convert Processor uses quadrature mix factors
FIGURE 15A. DATA FLOW DIAGRAM FOR DOWN CONVERT AND DECIMATE MODE (INT/EXT = 1)
FIGURE 15B. DATA FLOW DIAGRAM FOR DOWN CONVERT AND DECIMATE MODE (INT/EXT = 0)
EVEN TAP
FILTER
ODD TAP
FILTER
AIN0-15
AOUT0-15
OEA
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
N
D
F
M
T
R
E
G
R
E
G
R
E
G
R
E
G
1,-1,1,-1,...
2
BOUT0-15
OEB
R
N
D
F
M
T
R
E
G
R
E
G
-1,1,-1,1,...
Clocked at CLK/2
GROUP DELAY 19
PIPELINE DELAY 2-35
GROUP DELAY 19
PIPELINE DELAY 19
EVEN TAP
FILTER
ODD TAP
FILTER
AIN0-15
AOUT0-15
OEA
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
E
G
R
N
D
F
M
T
R
E
G
R
E
G
R
E
G
R
E
G
1,-1,1,-1,...
2
BOUT0-15
OEB
R
N
D
F
M
T
R
E
G
R
E
G
-1,1,-1,1,...
BIN0-15
R
E
G
R
E
G
GROUP DELAY 19
PIPELINE DELAY 2-35
GROUP DELAY 19
PIPELINE DELAY 19
0
12
CLK
SYNC
AIN0-15
3
THE SAMPLE DESIGNATED BY THE 0o AND 180o LABELS ARE MIXED
WITH THE RESPECTIVE COSINE TERMS ON THE UPPER PROCESSING
LEG, AND THE OTHER SAMPLES, THOSE LABELED BY 90o AND 270o,
ARE MIXED WITH THE RESPECTIVE SINE TERMS ON THE LOWER LEG.
FIGURE 16. DATA SYNCHRONIZATION TO 0o PHASE OF
QUADRATURE LO
0o
90o
180o
270o
012
CLK
SYNC
AIN0-15
THE 0o AND 180o LABELS INDICATE THE PHASE ALIGNMENT OF
THE SAMPLES INPUT THROUGH AIN0-15 WITH THE COSINE TERM
OF THE QUADRATURE DOWN CONVERT LO.
FIGURE 17. DATA SYNCHRONIZATION WITH PHASE OF
DOWN CONVERT LO
0o
180o
0o
HSP43216