參數(shù)資料
型號(hào): M12S64322A-6TG
廠商: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
元件分類(lèi): DRAM
英文描述: 512K x 32 Bit x 4 Banks Synchronous DRAM
中文描述: 2M X 32 SYNCHRONOUS DRAM, 5.5 ns, PDSO86
封裝: 0.400 X 0.875 INCH, 0.50 MM PITCH, LEAD FREE, TSOP2-86
文件頁(yè)數(shù): 8/46頁(yè)
文件大?。?/td> 746K
代理商: M12S64322A-6TG
ES MT
M12S64322A
Elite Semiconductor Memory Technology Inc.
Publication Date: May. 2007
Revision
:
1.0
8/46
Version
Parameter
Symbol
-6
-7
Unit
Note
Col. address to col. address delay
t
CCD(min)
1
CLK
3
CAS latency = 3
2
Number of valid
Output data
CAS latency = 2
1
ea
4
Note : 1. The minimum number of clock cycles is determined by dividing the minimum time required with clock cycle time and then
rounding off to the next higher integer.
2. Minimum delay is required to complete write.
3. All parts allow every cycle column address change.
4. In case of row precharge interrupt, auto precharge and read burst stop.
AC CHARACTERISTICS
(AC operating condition unless otherwise noted)
-6
-7
Parameter
Symbol
Min
Max
Min
Max
Unit
Note
CAS latency = 3
6
7
CLK cycle time
CAS latency = 2
t
CC
10
1000
10
1000
ns
1
CAS latency = 3
5.5
6
CLK to valid
output delay
CAS latency = 2
t
SAC
6
6
ns
1,2
CAS latency = 3
2
2
Output data
hold time
CAS latency = 2
t
OH
2
2
ns
2
CLK high pulsh width
t
CH
2.5
2.5
ns
3
CLK low pulsh width
t
CL
2.5
2.5
ns
3
Input setup time
t
SS
1.5
2
ns
3
Input hold time
t
SH
1
1
ns
3
CLK to output in Low-Z
t
SLZ
1
1
ns
2
CAS latency = 3
5.5
6
CLK to output
in Hi-Z
CAS latency = 2
t
SHZ
6
6
ns
Note : 1. Parameters depend on programmed CAS latency.
2. If clock rising time is longer than 1ns. (tr/2 - 0.5) ns should be considered.
3. Assumed input rise and fall time (tr & tf) =1ns.
If tr & tf is longer than 1ns. transient time compensation should be considered.
i.e., [(tr + tf)/2 – 1] ns should be added to the parameter.
相關(guān)PDF資料
PDF描述
M12S64322A-7BG 512K x 32 Bit x 4 Banks Synchronous DRAM
M12S64322A-7TG 512K x 32 Bit x 4 Banks Synchronous DRAM
M13S128168A 2M x 16 Bit x 4 Banks Double Data Rate SDRAM
M13S128168A-5BG 2M x 16 Bit x 4 Banks Double Data Rate SDRAM
M13S128168A-5T 2M x 16 Bit x 4 Banks Double Data Rate SDRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M12S64322A-7BG 制造商:ESMT 制造商全稱(chēng):Elite Semiconductor Memory Technology Inc. 功能描述:512K x 32 Bit x 4 Banks Synchronous DRAM
M12S64322A-7TG 制造商:ESMT 制造商全稱(chēng):Elite Semiconductor Memory Technology Inc. 功能描述:512K x 32 Bit x 4 Banks Synchronous DRAM
M12SW 功能描述:測(cè)試接頭 Modular Oscilloscope RoHS:否 制造商:Murata 連接器類(lèi)型: 設(shè)備類(lèi)型: 顏色: 觸點(diǎn)材料:
M12T-04BFFB-SL7002 功能描述:CONN PLUG FMALE 4POS GOLD SCREW 制造商:amphenol ltw 系列:M 包裝:散裝 零件狀態(tài):在售 連接器類(lèi)型:插頭,母型插口 針腳數(shù):4 外殼尺寸 - 插件:M12-4 外殼尺寸,MIL:- 安裝類(lèi)型:自由懸掛 端接:螺釘 緊固類(lèi)型:有螺紋 朝向:T 侵入防護(hù):IP67 - 防塵,防水 外殼材料,鍍層:鋅合金,鍍鎳 觸頭鍍層:金 特性:底殼,聯(lián)接螺母 電壓 - 額定:60VDC 額定電流:12A 觸頭鍍層厚度:- 工作溫度:-40°C ~ 105°C 標(biāo)準(zhǔn)包裝:10
M12T-04BMMB-SL7002 功能描述:CONN RCPT MALE 4POS GOLD SCREW 制造商:amphenol ltw 系列:M 包裝:散裝 零件狀態(tài):在售 連接器類(lèi)型:插座,公形引腳 針腳數(shù):4 外殼尺寸 - 插件:M12-4 外殼尺寸,MIL:- 安裝類(lèi)型:自由懸掛 端接:螺釘 緊固類(lèi)型:有螺紋 朝向:T 侵入防護(hù):IP67 - 防塵,防水 外殼材料,鍍層:鋅合金,鍍鎳 觸頭鍍層:金 特性:后殼 電壓 - 額定:60VDC 額定電流:12A 觸頭鍍層厚度:- 工作溫度:-40°C ~ 105°C 標(biāo)準(zhǔn)包裝:10