參數(shù)資料
型號: FW322
英文描述: 1394A PCI PHY/Link Open Host Controller Interface
中文描述: 1394A端口物理層的PCI /鏈接開放主機控制器接口
文件頁數(shù): 133/148頁
文件大?。?/td> 1723K
代理商: FW322
Lucent Technologies Inc.
133
Data Sheet, Rev. 1
February 2001
FW322
1394A PCI PHY/Link Open Host Controller Interface
Internal Registers
(continued)
Isochronous DMA Control
The fields in this register control when the isochronous DMA engines access the PCI bus and how much data
they will attempt to move in a single PCI transaction. The actual PCI burst sizes will also be affected by 1394
packet size, host memory buffer size, FIFO constraints, and the PCI cache line size.
This register is accessible via the PCI bus at offset 0x800.
Table 117. Isochronous DMA Control Registers Description
Bits
15:12
Field
Description
IT Maximum Burst The maximum number of quadlets that will be fetched by the IT unit in
one PCI transaction. The maximum burst is 16 * (n + 1) quadlets.
Defaults to 7 (128 quadlets).
IT Threshold
Along with the amount of data remaining to be fetched from the current
host memory buffer, this field defines the number of quadlets that must
be unused in the IT FIFO before the IT unit will request access to the
PCI bus. In effect, this value defines the minimum burst size that, other
factors permitting, will be used in IT. The threshold is 16 * (n + 1)
quadlets and defaults to 3 (64 quadlets).
IR Maximum Burst The maximum number of quadlets that will be written by the IR unit in
one PCI transaction. The maximum burst is 16 * (n + 1) quadlets.
Defaults to 7 (128 quadlets).
IR Threshold
Along with the space remaining in the current host memory buffer, this
field defines the number of quadlets that must be available in the IR
FIFO before the IR unit will request access to the PCI bus. The
threshold is 16 * (n + 1) quadlets and defaults to 3 (64 quadlets).
11:8
7:4
3:0
相關(guān)PDF資料
PDF描述
FW323 1394A PCI PHY/Link Open Host Controller Interface
FW32305 1394A PCI PHY/Link Open Host Controller Interface
FW352
FW501 TRANSISTOR | MOSFET | N-CHANNEL | 30V V(BR)DSS | 7A I(D) | SO
FW801A Low-Power PHY IEEE 1394A-2000 One-Cable Transceiver/Arbiter Device
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
FW32206 制造商:AGERE 制造商全稱:AGERE 功能描述:PCI PHY/Link Open Host Controller Interface
FW322061394 制造商:AGERE 制造商全稱:AGERE 功能描述:PCI PHY/Link Open Host Controller Interface
FW32206T100 制造商:AGERE 制造商全稱:AGERE 功能描述:1394a PCI PHY/Link Open Host Controller
FW323 制造商:AGERE 制造商全稱:AGERE 功能描述:1394A PCI PHY/Link Open Host Controller Interface
FW32305 制造商:AGERE 制造商全稱:AGERE 功能描述:1394A PCI PHY/Link Open Host Controller Interface