參數(shù)資料
型號(hào): HSP43220JC-33Z
廠商: Intersil
文件頁(yè)數(shù): 2/21頁(yè)
文件大小: 0K
描述: IC DECIMATING DGTL FILTER 84PLCC
標(biāo)準(zhǔn)包裝: 15
濾波器類型: 數(shù)字
濾波器數(shù): 4
電源電壓: 4.75 V ~ 5.25 V
安裝類型: 表面貼裝
封裝/外殼: 84-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 84-PLCC(29.21x29.21)
包裝: 管件
10
FN2486.10
October 10, 2008
Coefficient RAM
The Coefficient RAM stores the coefficients for the current FIR
filter being implemented. The coefficients are loaded into the
Coefficient RAM over the control bus (C_BUS). The
coefficients are written into the Coefficient RAM sequentially,
starting at location zero. It is only necessary to write one half
of the coefficients when symmetric filters are being
implemented, where the last coefficient to be written in is the
center tap.
The coefficients are loaded into address 01 in two writes.
The first write loads the upper 16 bits of the 20-bit coefficient,
C4 through C19. The second write loads the lower 4 bits of
the coefficient, C0 through C3, where C19 is the MSB. The
two 16-bit writes are then formatted into the 20-bit coefficient
that is then loaded into the Coefficient RAM starting at RAM
address location zero, where the coefficient at this location is
the outer tap (or the first coefficient value).
To reload coefficients, the Coefficient RAM Address pointer
must be reset to location zero so that the coefficients will be
loaded in the order the FIR filter expects. There are two
methods that can be used to reset the Coefficient RAM
address pointer. The first is to assert RESET, which
automatically resets the pointer, but also clears the HDF and
alters some of the control register bits. (RESET does not
change any of the coefficient values.) The second method is
to set the F_DIS bit in control register H_ REGISTER1. This
control bit allows any of the FIR control register bits to be re-
programmed, but does not automatically modify any control
registers. When the programming is completed, the FIR is
re-started by clearing the F_DIS bit or by asserting one of
the start inputs (ASTARTIN or STARTIN). The F_DIS bit
allows the filter parameters to be changed more quickly and
is thus the recommended reprogramming method.
Data RAM
The Data RAM stores the data needed for the filter
calculation. The format of the data is:
20.2-12-22-32-42-52-62-72-82-92-102-112-122-132-142-15
where the sign bit is in the 20 location.
The 16-bit output of the HDF Output Register is written into
the Data Ram on the rising edge of CK_DEC.
RESET initializes the write pointer to the data RAM. After a
RESET occurs, the output of the FIR will not be valid until
the number of new data samples written to the Data RAM
equals TAPS.
The filter always operates on the most current sample and
the taps-1 previous samples. Thus if the F_DIS bit is set,
data continues to be written into the data RAM coming from
the HDF section. When the FIR is enabled again the filter will
be operating on the most current data samples and thus
another transient response will not occur.
The maximum throughput of the FIR filter is limited by the
use of a single Multiplier/Accumulator (MAC). The data
output from the HDF being clocked into the FIR filter by
CK_DEC must not be at a rate that causes an erroneous
result being calculated because data is being overwritten.
Equation 2 describes the relationship between, FIR_CK,
CK_DEC, the number of taps that can be implemented in the
FIR, the decimation rate in the HDF and the decimation rate
in the FIR. (In the Design Considerations section of the
“Operational Section” on page 12 there is a chart that shows
the tradeoffs between these parameters.)
This equation expresses the minimum FIR_CK. The
minimum FIR_CK is the smallest integer multiple of CK_IN
that satisfies Equation 1. In addition, the TSK specification
must be met (see AC Electrical Specifications). FDEC is the
decimation rate in the FIR (FDEC = F_DRATE +1), where
TAPS = the number of taps in the FIR for even length filters
and equals the number of taps+1 for odd length filters.
Solving Equation 3 for the maximum number of taps:
In using this equation, it must be kept in mind that CK_IN/
HDEC must be less than or equal to 4MHz (unless the HDF
is in bypass mode in which case this limitation in the HDF
does not apply). In the “Operational Section” on page 12
under the Design Considerations, there is a table that shows
the trade-offs of these parameters. In addition, Intersil
provides a software package called DECIMATE which
designs the DDF filter from System specifications.
The registered outputs of the data RAM are added or
subtracted in the 17-bit pre-adder. The F_OAD control bit
allows zeros to be input into one side of the pre-adder. This
provides the capability to implement non-symmetric filters.
The selection of adding the register outputs for an even
symmetric filter or for subtracting the register outputs for odd
symmetric filter is provided by the control bit F_ESYM, which
is programmed over the control bus. When subtraction is
selected, the new data is subtracted from the old data. The
17-bit output of the adder forms one input of the
multiplier/accumulator.
A control bit F_CLA provides the capability to clear the
feedback path in the accumulator such that multiplier output will
not be accumulated, but will instead flow directly to the output
register. The bit weightings of the data and coefficients as they
are processed in the FIR is shown as follows.
Input Data (from HDF)
20.2-1 . . . 2-15
Pre-adder Output
2120.2-1 . . . 2-15
Coefficient
20.2-1 . . . 2-19
Accumulator
28 . . . 20 .21 . . . 2-34
FIR_CK
CK_IN TAPS/2
() 4F
DEC
++
[]
H
DEC FDEC
----------------------------------------------------------------------------------
(EQ. 2)
TAPS
2
FIR_CK H
DEC FDEC
CK_IN
----------------------------------------------------------
F
DEC -4
=
(EQ. 3)
HSP43220
相關(guān)PDF資料
PDF描述
IA188EM-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA188ES-PTQ100I-R-03 IC MCU 8/16BIT 40MHZ 100TQFP
IA6805E2PLC44IR0 IC MCU 8BIT 5MHZ 44PLCC
IA82050-PDW28I-R-01 IC ASYNCHRONOUS SERIAL CTRL
IA82510-PDW28I-R-01 IC ASYNCHRONOUS SERIAL CTRL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
HSP43220TM-15 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Digital Filter
HSP43220TM-25 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Digital Filter
HSP43220VC-25 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Harris Corporation 功能描述:
HSP43220VC-33 制造商:Rochester Electronics LLC 功能描述:- Bulk
HSP43481 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Digital Filter