
RELEASED
DATA SHEET
PM7366 FREEDM-8
ISSUE 4
PMC-1970930
FRAME ENGINE AND DATA LINK MANAGER
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
159
Register 0x30C : TMAC Descriptor Table Base MSW
Bit
Type
Function
Default
Bit 31 to
Bit 16
Unused
XXXXH
Bit 15
R/W
TDTB[31]
0
Bit 14
R/W
TDTB[30]
0
Bit 13
R/W
TDTB[29]
0
Bit 12
R/W
TDTB[28]
0
Bit 11
R/W
TDTB[27]
0
Bit 10
R/W
TDTB[26]
0
Bit 9
R/W
TDTB[25]
0
Bit 8
R/W
TDTB[24]
0
Bit 7
R/W
TDTB[23]
0
Bit 6
R/W
TDTB[22]
0
Bit 5
R/W
TDTB[21]
0
Bit 4
R/W
TDTB[20]
0
Bit 3
R/W
TDTB[19]
0
Bit 2
R/W
TDTB[18]
0
Bit 1
R/W
TDTB[17]
0
Bit 0
R/W
TDTB[16]
0
This register provides the more significant word of the Transmit Descriptor Table Base address.
The contents of the companion TMAC Transmit Descriptor Table Base LSW register is held in a
holding register until a write access to this register, at which point, the base address of the
transmit descriptor table is updated.
Note
This register is not byte addressable. Writing to this register modifies all the bits in the register.
Byte selection using byte enable signals (CBEB[3:0]) are not implemented. However, when all
four byte enables are negated, no access is made to this register.
TDTB[31:0]:
The transmit descriptor table base bits (TDTB[31:0]) provides the base address of the
Transmit Descriptor Table in PCI host memory. This register is initialised by the host. To