
RELEASED
DATA SHEET
PM7366 FREEDM-8
ISSUE 4
PMC-1970930
FRAME ENGINE AND DATA LINK MANAGER
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
222
Register 0x0C : Cache Line Size/Latency Timer/Header Type
Bit
Type
Function
Default
Bit 31
to
Bit 24
R
Reserved
00H
Bit 23
R
MLTFNC
0
Bit 22
to
Bit 16
R
HDTYPE[6:0]
00H
Bit 15
to
Bit 8
R/W
LT[7:0]
00H
Bit 7
to
Bit 0
R/W
CLSIZE
00H
CLSIZE[7:0]:
The Cache Line Size (CLSIZE[7:0]) bits specify the size of the system cacheline in units of
dwords. The GPIC uses this value to determine the type of read command to issue in a
Master Read transfer. If the transfer size is equal to one, the GPIC will issue a Memory Read
command. If the transfer size is equal to or less than the CLSIZE, the GPIC will issue a
Memory Read Line command. For transfers larger than CLSIZE, the GPIC issues a Memory
Read Multiple command.
LT[7:0]:
The Latency Timer (LT[7:0]) bits specify in units of the PCI clock, the value of the Latency
Timer for the GPIC. At reset the value is zero.
HDTYPE[6:0]:
The Header Type (HDTYPE[7:0]) bits specify the layout of the base address registers. Only
the 00H encoding is supported.
MLTFNC:
The Multi-Function (MLTFNC) bit specifies if the GPIC supports multiple PCI functions. If this
bit is set low, the device only supports one function and if the bit is set high, the device
supports multi-functions. The MLTFNC bit is set low to indicate the GPIC only supports one
PCI function.